零件型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
---|---|---|---|---|
LMK04002 | 具有 1600MHz 至 1750MHz VCO 的低噪声抖动消除器:3 路输出用于 2VPEC/LVPEC+4 路输出用于 LVCMOS; • Cascaded PLLatinum PLL Architecture\n• PLL1\n• Phase detector rate of up to 40 MHz \n• Integrated Low-Noise Crystal Oscillator Circuit \n• Dual redundant input reference clock with LOS \n• PLL2\n• Normalized [1 Hz] PLL noise floor of -224 dBc/Hz \n• Phase detector rate up to 100 MHz\n• Input frequency-doubler\n• Integrated Low-Noise VCO\n• Ultra-Low RMS Jitter Performance\n• 150 fs RMS jitter (12 kHz – 20 MHz) \n• 200 fs RMS jitter (100 Hz – 20 MHz) \n• LVPECL/2VPECL, LVDS, and LVCMOS outputs\n• Support clock rates up to 1080 MHz\n• Default Clock Output (CLKout2) at power up\n• Five dedicated channel divider and delay blocks\n• Pin compatible family of clocking devices\n• Industrial Temperature Range: -40 to 85 °C\n• 3.15 V to 3.45 V operation\n• Package: 48 pin LLP (7.0 x 7.0 x 0.8 mm)\n Target Applications• Data Converter Clocking\n• Wireless Infrastructure\n• Networking, SONET/SDH, DSLAM\n• Medical\n• Military / Aerospace\n• Test and Measurement\n• Video; The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance. \n\n The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1. \n\n The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence. \n\n | TITexas Instruments 德州仪器美国德州仪器公司 | TI | |
LMK04002 | Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 | |
Low-Noise Clock Jitter Cleaner with Cascaded PLLs | NSCNational Semiconductor (TI) 美国国家半导体美国国家半导体公司 | NSC | ||
Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 | ||
Low-Noise Clock Jitter Cleaner with Cascaded PLLs | NSCNational Semiconductor (TI) 美国国家半导体美国国家半导体公司 | NSC | ||
Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 | ||
Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 | ||
Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 | ||
Low-Noise Clock Jitter Cleaner with Cascaded PLLs | NSCNational Semiconductor (TI) 美国国家半导体美国国家半导体公司 | NSC | ||
Family Low-Noise Clock Jitter Cleaner with Cascaded PLLs | TI1Texas Instruments 德州仪器美国德州仪器公司 | TI1 |
技术参数
- Number of outputs:
7
- RMS jitter (fs):
150
- Output frequency (Min) (MHz):
0.38
- Output frequency (Max) (MHz):
1750
- Input type:
LVCMOS
- Output type:
LVCMOS
- Supply voltage (Min) (V):
3.15
- Supply voltage (Max) (V):
3.45
- Features:
Integrated VCO
- Operating temperature range (C):
-40 to 85
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI德州仪器 |
22+ |
24000 |
原装正品现货,实单可谈,量大价优 |
询价 | |||
TI |
500 |
询价 | |||||
NSC |
23+ |
WQFN |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TI |
16+ |
WQFN |
10000 |
原装正品 |
询价 | ||
Texas Instruments |
24+ |
48-WQFN(7x7) |
56200 |
一级代理/放心采购 |
询价 | ||
TI/德州仪器 |
23+ |
- |
3790 |
原装正品代理渠道价格优势 |
询价 | ||
TI(德州仪器) |
2447 |
WQFN-48(7x7) |
315000 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
TI |
20+ |
QFN-48 |
932 |
就找我吧!--邀您体验愉快问购元件! |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 |
相关规格书
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074
相关库存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- TL074
- TL074
- TL074