首页>K4H510438D-UC/LB0>规格书详情
K4H510438D-UC/LB0中文资料三星数据手册PDF规格书
K4H510438D-UC/LB0规格书详情
Key Features
• VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR266, 333
• VDD : 2.6V ± 0.1V, VDDQ : 2.6V ± 0.1V for DDR400
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency : DDR266(2, 2.5 Clock), DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM for write masking only (x16)
• DM for write masking only (x4, x8)
• Auto & Self refresh
• 7.8us refresh interval(8K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II Pb-Free package
• RoHS compliant
产品属性
- 型号:
K4H510438D-UC/LB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
512Mb D-die DDR SDRAM Specification
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SMD |
2450+ |
SMD |
9850 |
只做原装正品现货或订货假一赔十! |
询价 | ||
SAMSUNG/三星 |
24+ |
BGA100 |
29954 |
只做原装进口现货 |
询价 | ||
SAMSUNG/三星 |
25+ |
BGA |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
SAMSUNG/三星 |
18+ |
FBGA |
11920 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
SAMSUNG/三星 |
24+ |
BGA |
13718 |
只做原装 公司现货库存 |
询价 | ||
SAMSUNG/三星 |
23+ |
60FBGA |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
SAMSUNG |
25+23+ |
TSSOP66 |
36634 |
绝对原装正品全新进口深圳现货 |
询价 | ||
SAMSUNG/三星 |
24+ |
08+ |
37279 |
郑重承诺只做原装进口现货 |
询价 | ||
SAM |
23+ |
NA |
128 |
专做原装正品,假一罚百! |
询价 |


