首页>K4H510438C-TLA0>规格书详情
K4H510438C-TLA0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H510438C-TCB0
- K4H510438B-TLB0
- K4H510438B-UC/LA2
- K4H510438B-UC/LB3
- K4H510438C-LA2
- K4H510438C-LB0
- K4H510438C-LCC
- K4H510438B-UC/LB0
- K4H510438B-ZC/LCC
- K4H510438B-ZC/LA2
- K4H510438C-LB3
- K4H510438B-ZC/LB3
- K4H510438C-TCA0
- K4H510438B-TLA0
- K4H510438C-TCA2
- K4H510438B-TLA2
- K4H510438B-ZC/LB0
- K4H510438B-TCSLASHLB3
K4H510438C-TLA0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
TSOP |
6980 |
原装现货,可开13%税票 |
询价 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
SAMSUNG |
2025+ |
TSOP |
5378 |
全新原厂原装产品、公司现货销售 |
询价 | ||
SAMSUNG |
25+23+ |
TSSOP66 |
36634 |
绝对原装正品全新进口深圳现货 |
询价 | ||
SAMSUNG |
22+ |
TSSOP66 |
5000 |
只做原装鄙视假货15118075546 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSSOP |
22055 |
郑重承诺只做原装进口现货 |
询价 | ||
SAMSUNG/三星 |
24+ |
NA/ |
122 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
SAMSUNG/三星 |
25+ |
TSSOP66 |
54658 |
百分百原装现货 实单必成 |
询价 | ||
SAMSUNG |
TSSOP66 |
2000 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
SAMSUNG/三星 |
2450+ |
TSOP-66 |
8850 |
只做原装正品假一赔十为客户做到零风险!! |
询价 |


