首页 >HEF4076BD>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

HEF4076BD

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BF

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BN

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BP

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

供应商型号品牌批号封装库存备注价格
PHI
24+
DIP16
11
询价
PHI
23+
CDIP
8650
受权代理!全新原装现货特价热卖!
询价
PHI
22+
CDIP
12245
现货,原厂原装假一罚十!
询价
PHI
22+
CDIP
11190
原装正品
询价
PHI
24+
CDIP16
22055
郑重承诺只做原装进口现货
询价
PHI
24+
CDIP16
23000
只做正品原装现货
询价
PHI
25+
TSOP
18000
原厂直接发货进口原装
询价
恩XP
23+
CDIP
5000
原装正品,假一罚十
询价
PHI
23+
CDIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
PHI
QQ咨询
CDIP
825
全新原装 研究所指定供货商
询价
更多HEF4076BD供应商 更新时间2025-11-30 16:30:00