首页 >CY7C1350F>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CY7C1350F

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-100AC

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-100AI

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-100BGC

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-100BGI

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-133AC

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-133AI

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-133BGC

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-133BGI

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

CY7C1350F-166AC

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

Functional Description[1] The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required

文件:539.56 Kbytes 页数:16 Pages

CypressCypress Semiconductor

赛普拉斯赛普拉斯半导体公司

详细参数

  • 型号:

    CY7C1350F

  • 制造商:

    Cypress Semiconductor

  • 功能描述:

    SRAM Chip Sync Single 3.3V 4.5M-Bit 128K x 36 2.8ns 100-Pin TQFP

供应商型号品牌批号封装库存备注价格
CYPRESS
25+
DIP-16
18000
原厂直接发货进口原装
询价
CYPRESS
25+
QFP
1250
大量现货库存,提供一站式服务!
询价
CYPRESS
25+
O-NEW
1500
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
Cypress
TQFP
2500
Cypress一级分销,原装原盒原包装!
询价
CYPRESS
05+
原厂原装
4331
只做全新原装真实现货供应
询价
CY
24+
TQFP100
47
询价
CYRESS
24+
TQFP
6980
原装现货,可开13%税票
询价
CYPRESS
23+
QFP
5000
原装正品,假一罚十
询价
CYPRESS
2016+
QFP
6000
公司只做原装,假一罚十,可开17%增值税发票!
询价
CYPRESS
04+
QFP
150
询价
更多CY7C1350F供应商 更新时间2025-10-11 16:56:00