首页>CY7C1350F-133AC>规格书详情
CY7C1350F-133AC中文资料赛普拉斯数据手册PDF规格书
CY7C1350F-133AC规格书详情
Functional Description[1]
The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
特性 Features
• Pin compatible and functionally equivalent to ZBT™ devices
• Internally self-timed output buffer control to eliminate the need to use OE
• Byte Write capability
• 128K x 36 common I/O architecture
• Single 3.3V power supply
• 2.5V/3.3V I/O Operation
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous output enable (OE)
• JEDEC-standard 100 TQFP and 119 BGA packages
• Burst Capability—linear or interleaved burst order
• “ZZ” Sleep mode option
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS/赛普拉斯 |
24+ |
TSOP-32 |
6618 |
公司现货库存,支持实单 |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
NA/ |
141 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
CYPRESS |
2016+ |
QFP |
6000 |
公司只做原装,假一罚十,可开17%增值税发票! |
询价 | ||
CYPRESS/赛普拉斯 |
25+ |
QFP |
72 |
原装正品,假一罚十! |
询价 | ||
CY |
1844+ |
9852 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | |||
CYPRESS |
22+ |
TQFP |
8000 |
原装正品支持实单 |
询价 | ||
CYPRES |
25+ |
QFP |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
CY |
24+ |
TQFP100 |
47 |
询价 | |||
CYPRESS/赛普拉斯 |
2402+ |
TQFP |
8324 |
原装正品!实单价优! |
询价 | ||
CYPRESS |
22+ |
TQFP |
4800 |
原装现货库存.价格优势!! |
询价 |