首页>CY7C1350F-166BGI>规格书详情

CY7C1350F-166BGI中文资料赛普拉斯数据手册PDF规格书

PDF无图
厂商型号

CY7C1350F-166BGI

功能描述

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture

文件大小

539.56 Kbytes

页面数量

16

生产厂商

Cypress Cypress Semiconductor

中文名称

赛普拉斯 赛普拉斯半导体公司

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-9 22:58:00

人工找货

CY7C1350F-166BGI价格和库存,欢迎联系客服免费人工找货

CY7C1350F-166BGI规格书详情

Functional Description[1]

The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.

特性 Features

• Pin compatible and functionally equivalent to ZBT™ devices

• Internally self-timed output buffer control to eliminate the need to use OE

• Byte Write capability

• 128K x 36 common I/O architecture

• Single 3.3V power supply

• 2.5V/3.3V I/O Operation

• Fast clock-to-output times

— 2.6 ns (for 250-MHz device)

— 2.6 ns (for 225-MHz device)

— 2.8 ns (for 200-MHz device)

— 3.5 ns (for 166-MHz device)

— 4.0 ns (for 133-MHz device)

— 4.5 ns (for 100-MHz device)

• Clock Enable (CEN) pin to suspend operation

• Synchronous self-timed writes

• Asynchronous output enable (OE)

• JEDEC-standard 100 TQFP and 119 BGA packages

• Burst Capability—linear or interleaved burst order

• “ZZ” Sleep mode option

供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
2016+
QFP100
6000
公司只做原装,假一罚十,可开17%增值税发票!
询价
CYPRESS
24+
TQFP-100
1450
只做原装正品
询价
CYP
18+
QFP
85600
保证进口原装可开17%增值税发票
询价
CYPRESS
25+
QFP-100
2630
询价
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货
询价
CYRESS
24+
TQFP
6980
原装现货,可开13%税票
询价
cypress
502
5
公司优势库存 热卖中!
询价
CYPRESS
22+
TQFP
8000
原装正品支持实单
询价
CYPRESS
20+
QFP
500
样品可出,优势库存欢迎实单
询价
CY
24+
QFP
85
询价