CDCDLP223中文资料用于 DLP 系统的 3.3V 时钟合成器数据手册TI规格书

| 厂商型号 |
CDCDLP223 |
| 参数属性 | CDCDLP223 封装/外壳为20-TSSOP(0.173",4.40mm 宽);包装为托盘;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLK SYNTH FOR DLP SYS 20TSSOP |
| 功能描述 | 用于 DLP 系统的 3.3V 时钟合成器 |
| 封装外壳 | 20-TSSOP(0.173",4.40mm 宽) |
| 制造商 | TI Texas Instruments |
| 中文名称 | 德州仪器 |
| 数据手册 | |
| 更新时间 | 2025-11-16 22:58:00 |
| 人工找货 | CDCDLP223价格和库存,欢迎联系客服免费人工找货 |
CDCDLP223规格书详情
描述 Description
The CDCDLP223 is a PLL-based high performance clock synthesizer that is optimized for use in DLP systems. It uses a 20 MHz crystal to generate the fundamental frequency and derives the frequencies for the 100 MHz HCLK and the 300 MHz HCLK output. Further, the CDCDLP223 generates a buffered copy of the 20 MHz Crystal Oscillator Frequency at the 20 MHz output terminal. The 100 MHz HCLK output provides the reference clock for the XDR Clock Generator (CDCD5704). Spread-spectrum clocking with 0.5% down spread, which reduces Electro Magnetic Interference (EMI), is applied in the default configuration. The spread-spectrum clocking (SSC) is turned on and off via the serial control interface. The 300 MHz HCLK output provides a 200-400 MHz clock signal for the DMD Control Logic of the DLP Control ASIC. Frequency selection in 20 MHz steps is possible via the serial control interface. Spread-spectrum clocking with ±1.0% or ±1.5% center spread is applied, which can be disabled via the serial control interfaceThe CDCDLP223 features a fail safe start-up circuit, which enables the PLLs only if a sufficient supply voltage is applied and a stable oscillation is delivered from the crystal oscillator. After the crystal start-up time and the PLL stabilization time, all outputs are ready for use. The CDCDLP223 works from a single 3.3-V supply and is characterized for operation from -40°C to 85°C.
特性 Features
• High-Performance Clock Synthesizer
• Uses a 20 MHz Crystal Input to Generate Multiple Output Frequencies
• Integrated Load Capacitance for 20 MHz Oscillator Reducing System Cost
• All PLL Loop Filter Components are Integrated
• Generates the Following Clocks:
• REF CLK 20 MHz (Buffered)
• XCG CLK 100 MHz With SSC
• DMD CLK 200-400 MHz With Selectable SSC
• Very Low Period Jitter Characteristic:
• ±100 ps at 20 MHz Output
• ±75 ps at 100 MHz and 200-400 MHz Outputs
• Includes Spread-Spectrum Clocking (SSC), With Down Spread for 100 MHz and Center Spread for 200-400 MHz
• HCLK Differential Outputs for the 100 MHz and the 200-400 MHz Clock
• Operates From Single 3.3-V Supply
• Packaged in TSSOP20
• Characterized for the Industrial Temperature Range -40°C to 85°C
• ESD Protection Exceeds JESD22
• 2000-V Human-Body Model (A114-C) - MIL-STD-883, Method 3015
• TYPICAL APPLICATIONS
• Central Clock Generator for DLP™ Systems
简介
CDCDLP223属于集成电路(IC)的时钟发生器PLL频率合成器。由TI制造生产的CDCDLP223时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。
技术参数
更多- 制造商编号
:CDCDLP223
- 生产厂家
:TI
- Number of outputs
:3
- Output frequency (Max) (MHz)
:400
- Core supply voltage (V)
:3.3
- Output supply voltage (V)
:3.3
- Input type
:XTAL
- Output type
:HCLK
- Operating temperature range (C)
:-40 to 85
- Features
:Spread-spectrum clocking (SSC)
- Rating
:Catalog
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
2016+ |
TSSOP20 |
3000 |
主营TI,绝对原装,假一赔十,可开17%增值税发票! |
询价 | ||
TI |
24+ |
TSSOP20 |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI/德州仪器 |
22+ |
TSSOP20 |
8000 |
原装正品支持实单 |
询价 | ||
TI/德州仪器 |
21+ |
TSSOP20 |
36680 |
只做原装,质量保证 |
询价 | ||
TI |
24+ |
TSSOP20 |
1500 |
询价 | |||
TI/德州仪器 |
23+ |
TSSOP20 |
18204 |
原装正品代理渠道价格优势 |
询价 | ||
TI |
23+ |
TSSOP20 |
5000 |
原装正品,假一罚十 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP-20 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI |
1706+ |
TSSOP20 |
6800 |
只做原装进口,假一罚十 |
询价 |

