CDCD5704数据手册集成电路(IC)的应用特定时钟/定时规格书PDF
CDCD5704规格书详情
描述 Description
The CDCD5704 clock generator provides the necessary clock signals to support an XDR memory subsystem and Redwood logic interface using a reference clock input with or without spread-spectrum modulation. Contained in a 28-pin TSSOP package that includes four differential clock outputs, the CDCD5704 provides an off-the-shelf solution for a broad range of high-performance interface applications. The block diagram shows the major components of the CDCD5704, which include a phase-locked loop, a bypass multiplexer, and four differential output buffers (CLK0 to CLK3). All four outputs can be disabled by a logical low at the input of the EN pin. An output is enabled when EN is high and a value of 1 is in its serial interface register (RegA-RegD). The PLL receives a reference clock input signal, REFCLK, and outputs a clock signal at a frequency equal to the input frequency times the multiplication factor. The PLL output clock signal is fed to the differential output buffers to drive the enabled clocks. Disabled outputs are set to high impedance. The bypass mode routes the input clock REFCLK to the differential output buffers, bypassing the PLL.To ensure that the CDCD5704 clock generator always performs correctly, the device switches off the PLL and the outputs are in the high-impedance state, once the clock input is below 10 MHz. If the supply voltage VDD is less than VPUC, all logic gates are reset, the PLL is powered down, and the outputs are in the high-impedance state. Therefore, the device only starts its operation if these minimum requirements are met. Because the CDCD5704 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. With use of an external reference clock, this signal must be fixed-frequency and fixed-phase prior to the start of stabilization time. The device operates from a single 2.5-V supply voltage. The CDCD5704 device is characterized for operation from 0°C to 70°C.
特性 Features
• High-Speed Clock Support: 300-MHz-667-MHz Clock Source for XDR Memory Subsystems and Redwood Logic Interface
• Quad (Open-Drain) Differential Output Drivers
• Spread-Spectrum Compatible Clock Input Can Be Distributed to Minimize EMI
• Differential or Single-Ended Reference Clock Input of 100 MHz or 133 MHz
• Serial Interface Features: Programmable Frequency Multiplier, Select Any One to Four Outputs and Mode of Operation
• Supports Frequency Multiplication Factors of: ×3, ×4, ×5, ×6, ×8, ×9/2, ×15/2, ×15/4
• All PLL Loop Filter Components Are Integrated
• Low |Cycle-to-Cycle| of 1-6 Cycle Jitter:
• 40 ps: 300-635 MHz
• 30 ps: 636-667 MHz
• PLLs Are Powered Down if No Valid REF Clock (
Rambus, XDR are trademarks of Rambus Inc. All other trademarks are the property of their respective owners.
技术参数
- 制造商编号
:CDCD5704
- 生产厂家
:TI
- Additive RMS jitter (Typ) (fs)
:30
- Output frequency (Max) (MHz)
:667
- Number of outputs
:4
- Output supply voltage (V)
:2.5
- Core supply voltage (V)
:2.5
- Output skew (ps)
:15
- Features
:Spread spectrum clocking (SSC)
- Operating temperature range (C)
:0 to 70
- Rating
:Catalog
- Output type
:TTL
- Input type
:TTL
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
405 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI |
2016+ |
TSSOP28 |
3000 |
主营TI,绝对原装,假一赔十,可开17%增值税发票! |
询价 | ||
TI |
20+ |
TSSOP |
65790 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
TI/BB |
1013+ |
TSSOP28 |
99 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI/德州仪器 |
2021+ |
TSSOP28 |
9598 |
十年专营原装现货,假一赔十 |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI/BB |
20+ |
TSSOP28 |
2960 |
诚信交易大量库存现货 |
询价 | ||
TI |
23+ |
NA |
859 |
专做原装正品,假一罚百! |
询价 | ||
TI/德州仪器 |
21+ |
TSSOP28 |
36680 |
只做原装,质量保证 |
询价 | ||
TI/德州仪器 |
21+ |
TSSOP28 |
20000 |
百域芯优势 实单必成 可开13点增值税发票 |
询价 |