CDCD5704中文资料Rambus XDR™ 时钟发生器数据手册TI规格书

| 厂商型号 |
CDCD5704 |
| 参数属性 | CDCD5704 封装/外壳为28-TSSOP(0.173",4.40mm 宽);包装为卷带(TR);类别为集成电路(IC)的应用特定时钟/定时;产品描述:IC CLOCK GEN FOR XDR MEM 28TSSOP |
| 功能描述 | Rambus XDR™ 时钟发生器 |
| 封装外壳 | 28-TSSOP(0.173",4.40mm 宽) |
| 制造商 | TI Texas Instruments |
| 中文名称 | 德州仪器 |
| 数据手册 | |
| 更新时间 | 2025-11-17 15:39:00 |
| 人工找货 | CDCD5704价格和库存,欢迎联系客服免费人工找货 |
CDCD5704规格书详情
描述 Description
The CDCD5704 clock generator provides the necessary clock signals to support an XDR memory subsystem and Redwood logic interface using a reference clock input with or without spread-spectrum modulation. Contained in a 28-pin TSSOP package that includes four differential clock outputs, the CDCD5704 provides an off-the-shelf solution for a broad range of high-performance interface applications. The block diagram shows the major components of the CDCD5704, which include a phase-locked loop, a bypass multiplexer, and four differential output buffers (CLK0 to CLK3). All four outputs can be disabled by a logical low at the input of the EN pin. An output is enabled when EN is high and a value of 1 is in its serial interface register (RegA-RegD). The PLL receives a reference clock input signal, REFCLK, and outputs a clock signal at a frequency equal to the input frequency times the multiplication factor. The PLL output clock signal is fed to the differential output buffers to drive the enabled clocks. Disabled outputs are set to high impedance. The bypass mode routes the input clock REFCLK to the differential output buffers, bypassing the PLL.To ensure that the CDCD5704 clock generator always performs correctly, the device switches off the PLL and the outputs are in the high-impedance state, once the clock input is below 10 MHz. If the supply voltage VDD is less than VPUC, all logic gates are reset, the PLL is powered down, and the outputs are in the high-impedance state. Therefore, the device only starts its operation if these minimum requirements are met. Because the CDCD5704 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. With use of an external reference clock, this signal must be fixed-frequency and fixed-phase prior to the start of stabilization time. The device operates from a single 2.5-V supply voltage. The CDCD5704 device is characterized for operation from 0°C to 70°C.
特性 Features
• High-Speed Clock Support: 300-MHz-667-MHz Clock Source for XDR Memory Subsystems and Redwood Logic Interface
• Spread-Spectrum Compatible Clock Input Can Be Distributed to Minimize EMI
• Serial Interface Features: Programmable Frequency Multiplier, Select Any One to Four Outputs and Mode of Operation
• All PLL Loop Filter Components Are Integrated
• 40 ps: 300-635 MHz
• PLLs Are Powered Down if No Valid REF Clock (
Rambus, XDR are trademarks of Rambus Inc. All other trademarks are the property of their respective owners.
简介
CDCD5704属于集成电路(IC)的应用特定时钟/定时。由TI制造生产的CDCD5704应用特定时钟/定时专用时钟和计时 IC(集成电路)产品族中的产品主要用于执行与时间或频率信息生成和分配相关的各种操作,适合的设计环境较特定,例如 AMD 和 Intel 的中央处理单元 (CPU) 或图形处理单元 (GPU)、DVD 音频设备、蓝光光盘播放器、以太网设备、PCIe、SATA、光纤通道接口、车载娱乐总线等。
技术参数
更多- 制造商编号
:CDCD5704
- 生产厂家
:TI
- Additive RMS jitter (Typ) (fs)
:30
- Output frequency (Max) (MHz)
:667
- Number of outputs
:4
- Output supply voltage (V)
:2.5
- Core supply voltage (V)
:2.5
- Output skew (ps)
:15
- Features
:Spread spectrum clocking (SSC)
- Operating temperature range (C)
:0 to 70
- Rating
:Catalog
- Output type
:TTL
- Input type
:TTL
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
22+ |
TSSOP28 |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
TI |
22+ |
28TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI/德州仪器 |
21+ |
TSSOP28 |
36680 |
只做原装,质量保证 |
询价 | ||
TI |
24+ |
原厂原封 |
6523 |
进口原装公司百分百现货可出样品 |
询价 | ||
TI |
23+ |
28-TSSOP |
65600 |
询价 | |||
TI/德州仪器 |
24+ |
SOP8 |
8631 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
20+ |
TSSOP |
65790 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP28 |
12140 |
原装正品 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP-28 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI/德州仪器 |
23+ |
TSSOP28 |
18204 |
原装正品代理渠道价格优势 |
询价 |

