首页 >CD54ACT109>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD54ACT109

Dual J-K Flip-Flop with Set and Reset

Description The CD54AC109/3A and CD54ACT109/3A are dual “J-K” flip-flops with set and reset that utilize the Harris Advanced CMOS Logic technology. These flip-flops have independent J, K, Set, Reset and Clock inputs and Q and Q outputs. The CD54AC109/3A and CD54ACT109/3A changes state on the posi

文件:10.39 Kbytes 页数:1 Pages

Intersil

CD54ACT109

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883,

文件:412.14 Kbytes 页数:14 Pages

TI

德州仪器

CD54ACT109

Dual j-k Flip-Flop with Set and Reset

文件:228.31 Kbytes 页数:8 Pages

TI

德州仪器

CD54ACT109

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:337.77 Kbytes 页数:10 Pages

TI

德州仪器

CD54ACT109

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:349.71 Kbytes 页数:11 Pages

TI

德州仪器

CD54ACT109F3A

丝印:CD54ACT109F3A;Package:CDIP;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883,

文件:412.14 Kbytes 页数:14 Pages

TI

德州仪器

CD54ACT109F3A.A

丝印:CD54ACT109F3A;Package:CDIP;DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883,

文件:412.14 Kbytes 页数:14 Pages

TI

德州仪器

CD54ACT109

具有设置和复位端的双路正边沿触发式 J-K 触发器

The ’ACT109 devices contain two independent J-K\\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K\\ inputs meeting the • Inputs Are TTL-Voltage Compatible\n• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n• Balanced Propagation Delays\n• ±24-mA Output Drive Current \n• Fanout to 15 F Devices\n \n• SCR-Latchup-Resistant CMOS Process and Circuit Design\n• Exceeds 2-kV ESD Protection Per M;

TI

德州仪器

CD54ACT109_08

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:349.71 Kbytes 页数:11 Pages

TI

德州仪器

CD54ACT109F3A

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:349.71 Kbytes 页数:11 Pages

TI

德州仪器

技术参数

  • Technology Family:

    ACT

  • Supply voltage (Min) (V):

    4.5

  • Supply voltage (Max) (V):

    5.5

  • Input type:

    TTL

  • Output type:

    Push-Pull

  • Clock Frequency (MHz):

    100

  • ICC (Max) (uA):

    80

  • IOL (Max) (mA):

    -24

  • IOH (Max) (mA):

    24

  • Features:

    Balanced outputs

供应商型号品牌批号封装库存备注价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
16+
原厂封装
10000
全新原装正品,代理优势渠道供应,欢迎来电咨询
询价
TI
三年内
1983
只做原装正品
询价
TI/德州仪器
25+
DIP
880000
明嘉莱只做原装正品现货
询价
TI(德州仪器)
24+
DIP16
1476
原装现货,免费供样,技术支持,原厂对接
询价
24+
N/A
56000
一级代理-主营优势-实惠价格-不悔选择
询价
TI/德州仪器
11+
DIP
54
原装现货
询价
TI/德州仪器
2450+
DIP
8850
只做原装正品假一赔十为客户做到零风险!!
询价
HARRIS
24+
DIP
75
询价
TI
23+
DIP
5000
原装正品,假一罚十
询价
更多CD54ACT109供应商 更新时间2025-12-16 8:01:00