首页>CD54ACT109F3A.A>规格书详情
CD54ACT109F3A.A中文资料德州仪器数据手册PDF规格书
CD54ACT109F3A.A规格书详情
Inputs Are TTL-Voltage Compatible
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’ACT109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements are transferred to
the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and
is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs
can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
HARRIS/哈里斯 |
24+ |
NA/ |
23 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
OKITA |
24+ |
SOP8 |
11016 |
公司现货库存,支持实单 |
询价 | ||
HAR |
25+ |
DIP |
43 |
原装正品,假一罚十! |
询价 | ||
HARRIS |
25+ |
16 |
公司优势库存 热卖中! |
询价 | |||
HARRIS |
25+23+ |
DIP |
36776 |
绝对原装正品全新进口深圳现货 |
询价 | ||
RCA |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
HAR |
QQ咨询 |
CDIP |
1009 |
全新原装 研究所指定供货商 |
询价 | ||
TI |
23+ |
CDIP |
3260 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 | ||
HARRIS |
24+ |
DIP |
75 |
询价 | |||
HAR |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
询价 |


