首页 >CD54AC112>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD54AC112

Dual “J-K” Flip-Flop with Set and Reset

Description The CD54AC112/3A and CD54ACT112/3A are dual “J-K” flip-flops with set and reset that utilize the Harris Advanced CMOS Logic technology. The CD54AC112/3A and CD54ACT112/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).

文件:10.3 Kbytes 页数:1 Pages

INTERSIL

CD54AC112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Pro

文件:426.59 Kbytes 页数:15 Pages

TI

德州仪器

CD54AC112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:331.08 Kbytes 页数:6 Pages

TI

德州仪器

CD54AC112

Dual j-k Flip-Flop with Set and Reset

文件:228.31 Kbytes 页数:8 Pages

TI

德州仪器

CD54AC112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:336.12 Kbytes 页数:11 Pages

TI

德州仪器

CD54AC112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS

文件:903.12 Kbytes 页数:15 Pages

TI

德州仪器

CD54AC112

具有设置和复位端的双路负边沿触发式 J-K 触发器

The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K inputs meeting the setu • AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage\n• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n• Balanced Propagation Delays\n• ±24-mA Output Drive Current \n• Fanout to 15 F Devices\n \n• SCR-Latchup-Resistant;

TI

德州仪器

CD54AC112F3A

丝印:CD54AC112F3A;Package:CDIP;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Pro

文件:426.59 Kbytes 页数:15 Pages

TI

德州仪器

CD54AC112F3A.A

丝印:CD54AC112F3A;Package:CDIP;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays ±24-mA Output Drive Current – Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Pro

文件:426.59 Kbytes 页数:15 Pages

TI

德州仪器

CD54AC112_06

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:336.12 Kbytes 页数:11 Pages

TI

德州仪器

技术参数

  • Technology family:

    AC

  • Supply voltage (min) (V):

    1.5

  • Supply voltage (max) (V):

    5.5

  • Input type:

    LVTTL/CMOS

  • IOL (max) (mA):

    -24

  • IOH (max) (mA):

    24

  • Operating temperature range (°C):

    -55 to 125

  • Rating:

    Military

供应商型号品牌批号封装库存备注价格
TI
23+
CDIP16
8560
受权代理!全新原装现货特价热卖!
询价
TI
三年内
1983
只做原装正品
询价
TI
23+
CDIP16
50000
全新原装正品现货,支持订货
询价
TI
26+
CDIP16
8880
原装认准芯泽盛世!
询价
TI
0329+
CDIP16
209
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
Texas Instruments
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价
TI/德州仪器
24+
CDIP16
209
只供应原装正品 欢迎询价
询价
TI
23+
CDIP16
5000
全新原装,支持实单,非诚勿扰
询价
TI
23+
CDIP16
3200
公司只做原装,可来电咨询
询价
TI(德州仪器)
24+
-
690000
代理渠道/支持实单/只做原装
询价
更多CD54AC112供应商 更新时间2026-4-13 18:09:00