CD54AC112数据手册TI中文资料规格书
CD54AC112规格书详情
描述 Description
The AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.
特性 Features
• AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage
• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
• Balanced Propagation Delays
• ±24-mA Output Drive Current
• Fanout to 15 F Devices
• SCR-Latchup-Resistant CMOS Process and Circuit Design
• Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015
技术参数
- 制造商编号
:CD54AC112
- 生产厂家
:TI
- Technology family
:AC
- Supply voltage (min) (V)
:1.5
- Supply voltage (max) (V)
:5.5
- Input type
:LVTTL/CMOS
- IOL (max) (mA)
:-24
- IOH (max) (mA)
:24
- Operating temperature range (°C)
:-55 to 125
- Rating
:Military
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
3325 |
原装现货,当天可交货,原型号开票 |
询价 | ||
TI/德州仪器 |
22+ |
DIP |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI |
0329+ |
CDIP16 |
209 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
22+ |
5000 |
询价 | |||||
TI |
23+ |
NA |
20000 |
询价 | |||
TI |
21+ |
CDIP16 |
209 |
原装现货假一赔十 |
询价 | ||
HARRIS |
24+ |
DIP |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
Unknown |
23+ |
NA |
563 |
专做原装正品,假一罚百! |
询价 | ||
IDT |
06+ |
DIP |
200 |
绝对全新原装正品,现货假壹赔佰 |
询价 | ||
TI/德州仪器 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
询价 |