首页>CD54AC112F3A>规格书详情
CD54AC112F3A中文资料德州仪器数据手册PDF规格书
CD54AC112F3A规格书详情
AC Types Feature 1.5-V to 5.5-V Operation
and Balanced Noise Immunity at 30% of the
Supply Voltage
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
产品属性
- 型号:
CD54AC112F3A
- 制造商:
Texas Instruments
- 功能描述:
Flip Flop JK-Type Neg-Edge 2-Element 16-Pin CDIP Tube
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
3325 |
原装现货,当天可交货,原型号开票 |
询价 | ||
TI/德州仪器 |
22+ |
DIP |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI |
0329+ |
CDIP16 |
209 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
23+ |
NA |
20000 |
询价 | |||
TI |
25+ |
标准封装 |
18000 |
原厂直接发货进口原装 |
询价 | ||
22+ |
5000 |
询价 | |||||
Unknown |
23+ |
NA |
563 |
专做原装正品,假一罚百! |
询价 | ||
TI |
25+23+ |
DIP |
51821 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 | ||
TI |
24+ |
CDIP16 |
21 |
询价 | |||
TI |
23+ |
CDIP |
1500 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 |


