首页>CD54AC112F3A>规格书详情
CD54AC112F3A中文资料德州仪器数据手册PDF规格书
CD54AC112F3A规格书详情
AC Types Feature 1.5-V to 5.5-V Operation
and Balanced Noise Immunity at 30% of the
Supply Voltage
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
±24-mA Output Drive Current
– Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
产品属性
- 型号:
CD54AC112F3A
- 制造商:
Texas Instruments
- 功能描述:
Flip Flop JK-Type Neg-Edge 2-Element 16-Pin CDIP Tube
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HARRIS/哈里斯 |
22+ |
DIP16 |
18000 |
原装正品 |
询价 | ||
TI |
23+ |
CDIP16 |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
IDT |
06+ |
DIP |
200 |
绝对全新原装正品,现货假壹赔佰 |
询价 | ||
HARRIS |
24+ |
DIP |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
TI |
25+ |
CDIP16 |
3200 |
原装正品长期现货 |
询价 | ||
24+ |
SOT223 |
6000 |
美国德州仪器TEXASINSTRUMENTS原厂代理辉华拓展内地现 |
询价 | |||
TI/德州仪器 |
24+ |
CDIP16 |
209 |
只供应原装正品 欢迎询价 |
询价 | ||
Unknown |
23+ |
NA |
563 |
专做原装正品,假一罚百! |
询价 | ||
TI |
23+ |
NA |
20000 |
询价 | |||
TI |
23+ |
CDIP16 |
3200 |
公司只做原装,可来电咨询 |
询价 |