首页 >CD4517>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD4517

CMOS Dual 64-Stage Static Shift Register

Description CD4517BMS dual 64-stage static shift register consists of two independent registers each having a clock, data, and write enable input and outputs accessible at taps following the 16th, 32rd, 48th, and 64th stages. These taps also serve as input points allowing data to be inputted

文件:116.61 Kbytes 页数:9 Pages

Intersil

CD4517

CMOS DUAL 64-STAGE STATIC SHIFT REGISTER

文件:245.55 Kbytes 页数:6 Pages

TI

德州仪器

CD4517BE

丝印:CD4517BE;Package:PDIP;CMOS Dual 64-Stage Static Shift Register

Features: ® Low quiescent current — 10 nA/pkg (typ.) atVpp=5V ® Clock frequency 12 MHz (typ.} at Vpp=10V ® Schmitt trigger clock inputs allow operation with very slow clock rise and fall times = Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two HTL loads

文件:475.92 Kbytes 页数:11 Pages

TI

德州仪器

CD4517BE.A

丝印:CD4517BE;Package:PDIP;CMOS Dual 64-Stage Static Shift Register

Features: ® Low quiescent current — 10 nA/pkg (typ.) atVpp=5V ® Clock frequency 12 MHz (typ.} at Vpp=10V ® Schmitt trigger clock inputs allow operation with very slow clock rise and fall times = Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two HTL loads

文件:475.92 Kbytes 页数:11 Pages

TI

德州仪器

CD4517BF3A

丝印:CD4517BF3A;Package:CDIP;CMOS Dual 64-Stage Static Shift Register

Features: ® Low quiescent current — 10 nA/pkg (typ.) atVpp=5V ® Clock frequency 12 MHz (typ.} at Vpp=10V ® Schmitt trigger clock inputs allow operation with very slow clock rise and fall times = Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two HTL loads

文件:475.92 Kbytes 页数:11 Pages

TI

德州仪器

CD4517BF3A.A

丝印:CD4517BF3A;Package:CDIP;CMOS Dual 64-Stage Static Shift Register

Features: ® Low quiescent current — 10 nA/pkg (typ.) atVpp=5V ® Clock frequency 12 MHz (typ.} at Vpp=10V ® Schmitt trigger clock inputs allow operation with very slow clock rise and fall times = Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two HTL loads

文件:475.92 Kbytes 页数:11 Pages

TI

德州仪器

CD4517

CMOS Dual 64-Stage Static Shift Register

Description\nCD4517BMS dual 64-stage static shift register consists of two independent registers each having a clock, data, and write enable input and outputs accessible at taps following the 16th, 32rd, 48th, and 64th stages. These\ntaps also serve as input points allowing data to be inputted at th • High-Voltage Types (20-Volt Rating)\n• Low Quiescent Current - 10nA/pkg (Typ.) at VDD = 5V\n• Clock Frequency 12MHz (Typ.) at VDD = 10V\n• Schmitt Trigger Clock Inputs Allow Operation with Very Slow Clock Rise and Fall Times\n• Capable of Driving Two Low-power TTL Loads, One Low-power Schottky TTL;

Renesas

瑞萨

CD4517

CMOS 双 64 位静态移位寄存器

Sungine

双竞

CD4517

CMOS DUAL 64-STAGE STATIC SHIFT REGISTER

TI

德州仪器

CD4517B

CMOS Dual 64-Stage Static Shift Register

Features: ® Low quiescent current — 10 nA/pkg (typ.) atVpp=5V ® Clock frequency 12 MHz (typ.} at Vpp=10V ® Schmitt trigger clock inputs allow operation with very slow clock rise and fall times = Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two HTL loads

文件:475.92 Kbytes 页数:11 Pages

TI

德州仪器

技术参数

  • VCC(Min)(V):

    3

  • VCC(Max)(V):

    18

  • Voltage(Nom)(V):

    10

  • F @ nom voltage(Max)(MHz):

    8

  • ICC @ nom voltage(Max)(mA):

    0.3

  • tpd @ nom Voltage(Max)(ns):

    220

  • IOL(Max)(mA):

    1.5

  • IOH(Max)(mA):

    -1.5

  • 3-state output:

    No

  • Rating:

    Catalog

  • Operating temperature range(C):

    -55 to 125

供应商型号品牌批号封装库存备注价格
TI
24+
DIP16SOP16
130531
全新原装正品!现货库存!可开13点增值税发票
询价
TI
24+
DIP
23580
询价
TI
24+
DIPSOP
6980
原装现货,可开13%税票
询价
24+
DIP
32000
大批量供应优势库存热卖
询价
20+
DIP
26580
全新原装长期特价销售
询价
24+
SOP
6430
原装现货/欢迎来电咨询
询价
TI
25+
DIP
3200
全新原装、诚信经营、公司现货销售!
询价
TI
23+
DIP-16
8650
正品原装货价格低
询价
21+
DIP
26580
全新原装长期特价销售
询价
23+
DIP16
7300
专注配单,只做原装进口现货
询价
更多CD4517供应商 更新时间2025-12-1 16:10:00