首页>8V19N492-39>规格书详情
8V19N492-39中文资料JESD204B/C Clock Jitter Attenuator数据手册Renesas规格书
8V19N492-39规格书详情
描述 Description
The 8V19N492-39 is a fully integrated FemtoClock NG Jitter Attenuator and Clock Synthesizer that is designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, LTE-A and 5G radio board implementations.
The device supports JESD204B/C subclass 0 and 1 clocks. A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.
The 8V19N492-39 supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The two redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility. The device is configured through a selectable 3/4-wire SPI interface and reports lock and signal loss status in internal registers and via an lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N492-39 is ideal for driving converter circuits in wireless infrastructure, radar/imaging and instrumentation/medical applications.
For information regarding evaluation boards and material, please contact your local sales representative.
特性 Features
• High-performance clock RF-PLL with support for JESD204B/C
• Optimized for low phase noise: -150.5dBc/Hz (800kHz offset), 245.76MHz clock
• Integrated phase noise of 46fs RMS typical (12kHz–20MHz)
• Dual-PLL architecture
• First PLL stage with external VCXO for clock jitter attenuation
• Second PLL with internal FemtoClockNG PLL: 3932.16MHz
• For 1966.08MHz: see 8V19N490-19
• For 2457.6MHz: see 8V19N490-24 and 8V19N491-24
• For 2949.12MHz: see 8V19N492 and 8V19N490A
• For 3686.4MHz: 8V19N491-36
应用 Application
• Satellite Communications
• X-Band Radar
• 数字示波器中的时钟需求
技术参数
- 制造商编号
:8V19N492-39
- 生产厂家
:Renesas
- Inputs (#)
:2
- Input Freq (MHz)
:30.72 - 2000
- DPLL Channels (#)
:0
- JESD204B/C Compliant
:Yes
- Output Freq Range (MHz)
:19.6608 - 3932.16
- Frequency Plan
:3932.16 / Output_Divider
- Output Skew (ps)
:100
- Adjustable Phase
:Yes
- Noise Floor (dBc/Hz)
:-160.2
- Phase Noise Supports GSM
:Yes
- Output Type
:LVDS
- Synthesis Mode
:Integer
- Input Ref. Divider Resolution (bits)
:12
- Feedback Divider Resolution (bits)
:12
- Output Divider Resolution (bits)
:8
- Supply Voltage (V)
:3.3
- Input Redundancy
:Auto-switch
- Advanced Features
:Holdover
- Pkg. Type
:VFQFPN
- Lead Count (#)
:88
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Renesas(瑞萨) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
RENESAS(瑞萨)/IDT |
2447 |
VFQFPN-88(10x10) |
315000 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
Renesas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
ST |
2511 |
DO-34 |
16900 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
ST |
25+ |
DO-34 |
16900 |
原装,请咨询 |
询价 | ||
IDT |
23+ |
QFN |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
原装TC |
24+ |
DO-35 |
5000 |
只做原装公司现货 |
询价 | ||
ST |
23+ |
DO-34 |
16900 |
正规渠道,只有原装! |
询价 | ||
RENESAS |
24+ |
con |
35960 |
查现货到京北通宇商城 |
询价 |