8V19N408数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

厂商型号 |
8V19N408 |
参数属性 | 8V19N408 封装/外壳为72-VFQFN 裸露焊盘;包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC ATTENUATOR/CLK SYNTH 72VFQFPN |
功能描述 | FemtoClock® NG Jitter Attenuator and Clock Synthesizer |
封装外壳 | 72-VFQFN 裸露焊盘 |
制造商 | Renesas Renesas Technology Corp |
中文名称 | 瑞萨 瑞萨科技有限公司 |
数据手册 | |
更新时间 | 2025-8-8 11:45:00 |
人工找货 | 8V19N408价格和库存,欢迎联系客服免费人工找货 |
8V19N408规格书详情
描述 Description
8V19N408 is a fully integrated FemtoClock® NG Jitter Attenuator and Clock Synthesizer. The device is a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards and is optimized to deliver excellent phase noise performance. The device supports JESD204B subclass 0 and 1 clock implementations. The device is very flexible in programming of the output frequency and phase. A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics.The second stage PLL lock on the VCXO-PLL output signal and synthesizes the target frequency. For flexibility, the second-stage PLL can use one of two VCOs at 2400MHz - 2500MHz (VCO-0) and 2920MHz - 3000MHz (VCO-1).The device supports the clock generation of high-frequency clocks from the selected VCO and low-frequency system reference signals (SYSREF). The system reference signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The input is monitored for activity. Short-term hold-over is provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers and phase adjustment capabilities are added for flexibility. The device is configured through a 4-wire SP serial interface and reports lock and signal loss status in internal registers and optionally via lock detect (nINT) output. The device is packaged in a lead-free (RoHS 6) 72-lead VFQFN package. The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements. The device is a member of the high-performance clock family from IDT.
For information regarding evaluation boards and material, please contact your local IDT sales representative.
特性 Features
·Core timing unit for JESD204B wireless infrastructure clocks
·First stage PLL uses an external VCXO for jitter attenuation
·Second PLL stage facilitates a dual integrated VCO for flexible frequency synthesis
·Integrated VCO frequencies: 2400MHz - 2500MHz (VCO-0) and 2920MHz - 3000MHz (VCO-1)
·Five differential configurable LVPECL, LVDS clock outputs with a variable output amplitude
·Four differential LVDS system reference (SYSREF) signal outputs
·Synchronization between clock and system reference signals
·Wide input frequency range supported by 8-bit pre- and 15-bit VCOX-PLL feedback divider
·Output clock frequencies: 2457.6MHz ÷N (VCO-0) and 2949.12MHz ÷N (VCO-1) in wireless infrastructure applications
·Three independent output clock frequency dividers N (range of ÷1 to ÷96)
·Clock output frequency range (VC0-0): (2400MHz - 2500MHz) ÷N
·Clock output frequency range (VC0-1): (2920MHz - 3000MHz) ÷N
·Phase delay capabilities for alignment/delay for clock and SYSREF signals
·Individual output phase adjustment (Clock): one-period of the selected VCO frequency in 64 steps
·Individual output phase adjustment (SYSREF): approximately half-period of the selected VCO frequency in 8 steps
·Internal, SPI controlled SYSREF pulse generation
·SYSREF frequencies: fVCO ÷ NS (10 dividers)
·NS divider range: ÷64 to ÷2048
·SYSREF (wireless infrastructure): 1.2MHz – 46.08MHz
·Clock input compatible with LVPECL, LVDS, LVCMOS signals
·Dedicated power-down features for reducing power consumption
·Input clock monitoring
·Holdover for temporary loss of input signal scenarios
·Support of output power-down and output disable
·Typical clock output phase noise at 614.4MHz:1MHz offset: -149.4dBc/Hz
·RMS phase noise (12kHz – 20MHz): 80.4fs (typical)
·Status conditions with programmable functionality for loss-of-lock and loss-of-reference indication
·Lock detect (nINT) output for status change indication
·3.3V core and output supply mode
·-40°C to +85°C ambient operating temperature
·Lead-free (RoHS 6) 72-lead VFQFN packaging
技术参数
- 产品编号:
8V19N408ZNLGI
- 制造商:
Renesas Electronics America Inc
- 类别:
集成电路(IC) > 时钟发生器,PLL,频率合成器
- 系列:
FemtoClock® NG
- 包装:
卷带(TR)
- PLL:
是
- 输入:
LVCMOS,LVDS,LVPECL
- 输出:
LVDS,LVPECL
- 比率 - 输入:
1:10
- 差分 - 输入:
是/是
- 频率 - 最大值:
3GHz
- 分频器/倍频器:
是/无
- 电压 - 供电:
3.135V ~ 3.465V
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
72-VFQFN 裸露焊盘
- 供应商器件封装:
72-VFQFPN(10x10)
- 描述:
IC ATTENUATOR/CLK SYNTH 72VFQFPN
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
IDT |
24+ |
NA/ |
237 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
RENESAS(瑞萨)/IDT |
24+ |
FPBGA81(8x8) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
IDT |
22+ |
QFN |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
IDT |
23+ |
QFN |
5000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
询价 | ||
IDT |
2447 |
QFN |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
IDT/RENESAS |
22+ |
NA |
24500 |
瑞萨全系列在售 |
询价 | ||
Renesas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
IDT |
23+ |
QFN |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS |
22+ |
NA |
914 |
原装正品支持实单 |
询价 | ||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 |