首页>8V19N490-19>规格书详情
8V19N490-19数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF
8V19N490-19规格书详情
描述 Description
The 8V19N490-19 is a fully integrated FemtoClock® NG jitter attenuator and clock synthesizer designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, and LTE-A radio board implementations. The device supports JESD204B subclass 0 and 1 clocks.
A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.
The device supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility. The device is configured through a 3-wire SPI interface and reports lock and signal loss status in internal registers and via a lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N490-19 is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications.
For information regarding evaluation boards and material, please contact your local sales representative.
特性 Features
• High-performance clock RF-PLL with support for JESD204B
• Optimized for low-phase noise: -150dBc/Hz (800kHz offset; 245.76MHz clock)
• Integrated phase noise of 80fs RMS typical (12kHz–20MHz)
• Dual-PLL architecture
• First PLL stage with external VCXO for clock jitter attenuation
• Second PLL with internal FemtoClock NG PLL: 1966.08MHz
• For 3932.16MHz: see 8V19N492-39
• For 3686.4MHz: see 8V19N491-36
• For 2949.12MHz: see 8V19N490A and 8V19N492
• For 2457.6MHz: see 8V19N490-24 and 8V19N491-24
应用 Application
• Satellite Communications
• X-Band Radar
• 数字示波器中的时钟需求
技术参数
- 制造商编号
:8V19N490-19
- 生产厂家
:Renesas
- Inputs (#)
:4
- Input Freq (MHz)
:1.92 - 2000
- DPLL Channels (#)
:0
- JESD204B/C Compliant
:Yes
- Output Freq Range (MHz)
:12.288 - 1966.08
- Frequency Plan
:1966.08 / Output_Divider
- Output Skew (ps)
:100
- Adjustable Phase
:Yes
- Noise Floor (dBc/Hz)
:-160
- Phase Noise Supports GSM
:Yes
- Output Type
:LVDS
- Synthesis Mode
:Integer
- Input Ref. Divider Resolution (bits)
:12
- Feedback Divider Resolution (bits)
:12
- Output Divider Resolution (bits)
:8
- Supply Voltage (V)
:3.3
- Input Redundancy
:Auto-switch
- Advanced Features
:Holdover
- Pkg. Type
:CABGA
- Lead Count (#)
:100
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
IDT |
22+ |
NA |
10000 |
原装正品支持实单 |
询价 | ||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
Renesas Electronics America In |
25+ |
100-TBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
RENESAS ELECTRONICS |
24+ |
N/A |
1379 |
原装原装原装 |
询价 | ||
24+ |
N/A |
53000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
IDT, Integrated Device Technol |
24+ |
100-CABGA(11x11) |
56200 |
一级代理/放心采购 |
询价 | ||
RENESAS |
24+ |
con |
35960 |
查现货到京北通宇商城 |
询价 | ||
RENESAS |
24+ |
con |
35960 |
查现货到京北通宇商城 |
询价 | ||
RENESAS(瑞萨)/IDT |
2021+ |
VFQFPN-88(10x10) |
499 |
询价 | |||
RENESAS(瑞萨)/IDT |
24+ |
CABGA100(11x11) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 |