首页 >74LVC74APW>规格书列表
| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
74LVC74APW | Dual D-type flip-flop with set and reset; positive-edge trigger DESCRIPTION The 74LVC74A is a high-performance, low-voltage Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. FEATURES •Wide supply voltage range of 1.2 V to 3.6 V •In accordance with JEDEC standard no. 8-1A. •Inputs accept voltages up to 5.5 V •CMOS low power c 文件:99.08 Kbytes 页数:10 Pages | PHI PHI | PHI | |
74LVC74APW | Dual D-type flip-flop with set and reset; positive-edge trigger General description The 74LVC74A is a dual edge triggered D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and (RD) inputs, and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Informati 文件:111.03 Kbytes 页数:16 Pages | 恩XP | 恩XP | |
74LVC74APW | Dual D-type flip-flop with set and reset; positive-edge trigger 1. General description The 74LVC74A is a dual edge triggered D-type flip-flop with individual data (nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input 文件:266.16 Kbytes 页数:16 Pages | NEXPERIA 安世 | NEXPERIA | |
Dual D-type flip-flop with set and reset; positive-edge trigger DESCRIPTION The 74LVC74A is a high-performance, low-voltage Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. FEATURES •Wide supply voltage range of 1.2 V to 3.6 V •In accordance with JEDEC standard no. 8-1A. •Inputs accept voltages up to 5.5 V •CMOS low power c 文件:99.08 Kbytes 页数:10 Pages | PHI PHI | PHI | ||
Dual D-type flip-flop with set and reset; positive-edge trigger General description The 74LVC74A-Q100 is a dual edge triggered D-type flip-flop. It has individual data (nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock in 文件:722.92 Kbytes 页数:18 Pages | NEXPERIA 安世 | NEXPERIA | ||
74LVC74APW | Dual D-type flip-flop with set and reset; positive-edge trigger The 74LVC74A is a dual edge triggered D-type flip-flop with individual data (nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and nQ outputs.\n The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on the dat • 5 V tolerant inputs for interlacing with 5 V logic\n• Wide supply voltage range from 1.2 V to 3.6 V\n• CMOS low power consumption\n• Direct interface with TTL levels\n• Complies with JEDEC standard:• JESD8-7A (1.65 V to 1.95 V)\n• JESD8-5A (2.3 V to 2.7 V)\n• JESD8-C/JESD36 (2.7 V to 3.6 V)\n\n• E; | Nexperia 安世 | Nexperia | |
Dual D-type flip-flop with set and reset; positive-edge trigger The 74LVC74A-Q100 is a dual edge triggered D-type flip-flop. It has individual data (nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and nQ outputs.\n The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n• 5 V tolerant inputs for interlacing with 5 V logic\n• Wide supply voltage range from 1.2 V to 3.6 V\n• CMOS low power consumption\n• Direct interface with TTL lev; | Nexperia 安世 | Nexperia | ||
Package:14-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE DUAL 1BIT 14TSSOP | Nexperia USA Inc. | Nexperia USA Inc. | ||
Package:14-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE DUAL 1BIT 14TSSOP | Nexperia USA Inc. | Nexperia USA Inc. | ||
Package:14-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE DUAL 1BIT 14TSSOP | Nexperia USA Inc. | Nexperia USA Inc. |
技术参数
- VCC (V):
1.2 - 3.6
- Logic switching levels:
CMOS/LVTTL
- Output drive capability (mA):
± 24
- tpd (ns):
2.5
- fmax (MHz):
250
- Power dissipation considerations:
low
- Tamb (°C):
-40~125
- Rth(j-a) (K/W):
142
- Ψth(j-top) (K/W):
8.1
- Rth(j-c) (K/W):
68
- Package name:
TSSOP14
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
PHI |
25+ |
TSSOP |
25000 |
进口原装,深圳现货,可出样 |
询价 | ||
NEXPERIA |
24+ |
TSSOP14 |
30524 |
原装正品,现货库存,1小时内发货 |
询价 | ||
NEXPERIA/安世 |
25+ |
TSSOP14 |
32000 |
NEXPERIA/安世全新特价74LVC74APW即刻询购立享优惠#长期有货 |
询价 | ||
恩XP |
16+/17+ |
TSSOP |
3500 |
原装正品现货供应56 |
询价 | ||
恩XP |
24+ |
TSSOP14 |
36200 |
一级代理/全新现货/长期供应! |
询价 | ||
恩XP |
24+ |
TSSOP |
3580 |
原装现货/15年行业经验欢迎询价 |
询价 | ||
NEXPERIA/安世 |
21+ |
TSSOP |
8080 |
只做原装,质量保证 |
询价 | ||
NEXPERIA/安世 |
2021+ |
TSSOP14 |
9000 |
原装现货,随时欢迎询价 |
询价 | ||
恩XP |
20+ |
NA |
2500 |
询价 | |||
恩XP |
2024+ |
N/A |
70000 |
柒号只做原装 现货价秒杀全网 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

