首页 >74HCT377PW>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT377PW

Octal D-type flip-flop with data enable; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT377 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Ideal for addressable register applications • Data enable for address and data s

文件:60.66 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

74HCT377PW

Octal D-type flip-flop with data enable; positive-edge trigger

1. General description The 74HC377; 74HCT377 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and data enable (E) inputs. When E is LOW, the outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LO

文件:256.019 Kbytes 页数:15 Pages

NEXPERIA

安世

74HCT377PW-Q100

Octal D-type flip-flop with data enable; positive-edge trigger

1. General description The 74HC377-Q100; 74HCT377-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and data enable (E) inputs. When E is LOW, the outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements

文件:255.75 Kbytes 页数:15 Pages

NEXPERIA

安世

74HCT377PW-Q100

Octal D-type flip-flop with data enable; positive-edge trigger

文件:721.41 Kbytes 页数:18 Pages

NEXPERIA

安世

74HCT377PW

Octal D-type flip-flop with data enable; positive-edge trigger

The 74HC377; 74HCT377 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and data enable (E) inputs. When E is LOW, the outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transit • Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• Input levels:• For 74HC377: CMOS level\n• For 74HCT377: TTL level\n\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package;

Nexperia

安世

74HCT377PW-Q100

Octal D-type flip-flop with data enable; positive-edge trigger

The 74HC377‑Q100; 74HCT377‑Q100 is an octal positive‑edge triggered D‑type flip‑flop. The device features clock (CP) and data enable (E) inputs. When E is LOW, the outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW‑to‑HIGH clock (C • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40°C to +85°C and from -40°C to +125°C\n\n• Input levels:• For 74HC377-Q100: CMOS level\n• For 74HCT377-Q100: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• C;

Nexperia

安世

74HCT377PW,112

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR) 功能:标准 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74HCT377PW,118

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR) 功能:标准 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74HCT377PW-Q100J

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR) 功能:标准 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 6

  • tpd (ns):

    14

  • fmax (MHz):

    53

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    97

  • Ψth(j-top) (K/W):

    3.7

  • Rth(j-c) (K/W):

    41.1

  • Package name:

    TSSOP20

供应商型号品牌批号封装库存备注价格
ph
24+
N/A
6980
原装现货,可开13%税票
询价
PHLP
24+
1874
询价
PHI
01+
TSSOP-20
2500
原装现货海量库存欢迎咨询
询价
ph
23+
NA
9086
专做原装正品,假一罚百!
询价
PHI
2447
TSOP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
PHI
23+
SSOP
50000
全新原装正品现货,支持订货
询价
恩XP
22+
20TSSOP
9000
原厂渠道,现货配单
询价
恩XP
25+
SOP
3200
全新原装、诚信经营、公司现货销售
询价
ph
25+
500000
行业低价,代理渠道
询价
PHI
TSSOP-20
68500
一级代理 原装正品假一罚十价格优势长期供货
询价
更多74HCT377PW供应商 更新时间2025-12-10 15:09:00