首页 >74HCT373PW>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT373PW

Octal D-type transparent latch; 3-state

General description The 74HC373; 74HCT373 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A. The 74HC373; 74HCT373 is an octal D-type transparent latch featuring separate D-type inputs for each latch an

文件:179.49 Kbytes 页数:26 Pages

恩XP

恩XP

74HCT373PW

Octal D-type transparent latch; 3-state

1. General description The 74HC373; 74HCT373 is an octal D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will

文件:282.05 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT373PW

Octal D-type transparent latch; 3-state

文件:56.85 Kbytes 页数:8 Pages

PHI

飞利浦

PHI

74HCT373PW-Q100

Octal D-type transparent latch; 3-state

1. General description The 74HC373-Q100; 74HCT373-Q100 is an octal D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch ou

文件:277.39 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT373PW-Q100

Octal D-type transparent latch; 3-state

文件:179.13 Kbytes 页数:24 Pages

恩XP

恩XP

74HCT373PW

Octal D-type transparent latch; 3-state

The 74HC373; 74HCT373 is an octal D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresp • Input levels:• For 74HC373: CMOS level\n• For 74HCT373: TTL level\n\n• 3-state non-inverting outputs for bus oriented applications\n• Common 3-state output enable input\n• Functionally identical to the 74HC563; 74HCT563 and 74HC573; 74HCT573\n• Complies with JEDEC standard no. 7 A\n• ESD protectio;

Nexperia

安世

74HCT373PW-Q100

Octal D-type transparent latch; 3-state

The 74HC373-Q100; 74HCT373-Q100 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL. It is specified in compliance with JEDEC standard no. 7A.\n The 74HC373-Q100; 74HCT373-Q100 is an octal D-type transparent latch featuring separate D-type inputs for each latch a • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n• Input levels:• For 74HC373-Q100: CMOS level\n• For 74HCT373-Q100: TTL level\n\n• 3-state non-inverting outputs for bus-oriented applications\n• Common 3-state out;

Nexperia

安世

74HCT373PW,112

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 锁存器 描述:IC OCTAL D TRANSP LATCH 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74HCT373PW,118

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 锁存器 描述:IC OCTAL D TRANSP LATCH 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74HCT373PW-Q100,11

Package:20-TSSOP(0.173",4.40mm 宽);包装:管件 类别:集成电路(IC) 锁存器 描述:IC TRANSP LATCH OCT D 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 6

  • tpd (ns):

    14

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    100

  • Ψth(j-top) (K/W):

    4.6

  • Rth(j-c) (K/W):

    44.7

  • Package name:

    TSSOP20

供应商型号品牌批号封装库存备注价格
恩XP
24+
TSSOP20
4500
原装现货,可开13%税票
询价
恩XP
21+
TSSOP20
20000
原装现货假一罚十
询价
恩XP
24+
标准封装
14548
全新原装正品/价格优惠/质量保障
询价
恩XP
25+
TSSOP-20
32360
NXP/恩智浦全新特价74HCT373PW即刻询购立享优惠#长期有货
询价
恩XP
24+
TSSOP
3580
原装现货/15年行业经验欢迎询价
询价
PHL
25+
2500
全新原装!优势库存热卖中!
询价
恩XP
2021+
TSSOP
9000
原装现货,随时欢迎询价
询价
NEXPERIA
22+
原厂
32000
询价
24+
5000
公司存货
询价
PHI
24+/25+
2297
原装正品现货库存价优
询价
更多74HCT373PW供应商 更新时间2025-12-8 15:58:00