首页 >74HCT273D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

General description The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH c

文件:58.4 Kbytes 页数:8 Pages

PHI

飞利浦

PHI

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

1. General description The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIG

文件:279.81 Kbytes 页数:17 Pages

NEXPERIA

安世

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

文件:153.2 Kbytes 页数:21 Pages

恩XP

恩XP

74HCT273DB

Octal D-type flip-flop with reset; positive-edge trigger

General description The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH c

文件:58.4 Kbytes 页数:8 Pages

PHI

飞利浦

PHI

74HCT273D-Q100

Octal D-type flip-flop with reset; positive-edge trigger

1. General description The 74HC273-Q100; 74HCT273-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the

文件:277.13 Kbytes 页数:18 Pages

NEXPERIA

安世

74HCT273DB

Octal D-type flip-flop with reset; positive-edge trigger

文件:153.2 Kbytes 页数:21 Pages

恩XP

恩XP

74HCT273D-Q100

Octal D-type flip-flop with reset; positive-edge trigger

文件:147.06 Kbytes 页数:19 Pages

恩XP

恩XP

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A L • Input levels:• For 74HC273: CMOS level\n• For 74HCT273: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package;

Nexperia

安世

74HCT273DB

Octal D-type flip-flop with reset; positive-edge trigger

The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A L • Input levels:• For 74HC273: CMOS level\n• For 74HCT273: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package;

Nexperia

安世

74HCT273D-Q100

Octal D-type flip-flop with reset; positive-edge trigger

The 74HC273-Q100; 74HCT273-Q100 is an octal positive-edge triggered D‑type flip‑flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW‑to‑HIGH clock (CP) transition • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40°C to +85°C and from -40°C to +125°C\n\n• Input levels:• For 74HC273-Q100: CMOS level\n• For 74HCT273-Q100: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• C;

Nexperia

安世

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 4

  • tpd (ns):

    15

  • fmax (MHz):

    36

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    85

  • Ψth(j-top) (K/W):

    27.5

  • Rth(j-c) (K/W):

    61

  • Package name:

    SO20

供应商型号品牌批号封装库存备注价格
恩XP
24+
SOP
4800
原装现货,可开13%税票
询价
恩XP
24+
标准封装
16084
全新原装正品/价格优惠/质量保障
询价
恩XP
2016+
SOP
4000
只做原装,假一罚十,公司可开17%增值税发票!
询价
恩XP
25+
15
全新原装!优势库存热卖中!
询价
PHI
2021+
SOP20
9000
原装现货,随时欢迎询价
询价
PHI
24+
SOP-20
8000
只做原装正品现货
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
PHI
24+
SOP
125
全部原装现货优势产品
询价
恩XP
24+
SOP20
10000
只有原装
询价
恩XP
24+
N/A
7848
原厂可订货,技术支持,直接渠道。可签保供合同
询价
更多74HCT273D供应商 更新时间2025-12-9 15:29:00