首页 >74HCT273D>规格书列表

零件型号下载 订购功能描述制造商 上传企业LOGO

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

Generaldescription The74HC273;74HCT273isanoctalpositive-edgetriggeredD-typeflip-flop.Thedevicefeaturesclock(CP)andmasterreset(MR)inputs.TheoutputsQnwillassumethestateoftheircorrespondingDninputsthatmeettheset-upandholdtimerequirementsontheLOW-to-HIGHc

PhilipsPhilips Semiconductors

飞利浦荷兰皇家飞利浦

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger

1.Generaldescription The74HC273;74HCT273isanoctalpositive-edgetriggeredD-typeflip-flop.Thedevice featuresclock(CP)andmasterreset(MR)inputs.TheoutputsQnwillassumethestateoftheir correspondingDninputsthatmeettheset-upandholdtimerequirementsontheLOW-to-HIG

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT273D

Octal D-type flip-flop with reset; positive-edge trigger; • Input levels:• For 74HC273: CMOS level\n• For 74HCT273: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n;

The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n

NexperiaNexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT273DB

Octal D-type flip-flop with reset; positive-edge trigger

Generaldescription The74HC273;74HCT273isanoctalpositive-edgetriggeredD-typeflip-flop.Thedevicefeaturesclock(CP)andmasterreset(MR)inputs.TheoutputsQnwillassumethestateoftheircorrespondingDninputsthatmeettheset-upandholdtimerequirementsontheLOW-to-HIGHc

PhilipsPhilips Semiconductors

飞利浦荷兰皇家飞利浦

74HCT273DB

Octal D-type flip-flop with reset; positive-edge trigger; • Input levels:• For 74HC273: CMOS level\n• For 74HCT273: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n;

The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n

NexperiaNexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT273D-Q100

Octal D-type flip-flop with reset; positive-edge trigger

1.Generaldescription The74HC273-Q100;74HCT273-Q100isanoctalpositive-edgetriggeredD-typeflip-flop.The devicefeaturesclock(CP)andmasterreset(MR)inputs.TheoutputsQnwillassumethe stateoftheircorrespondingDninputsthatmeettheset-upandholdtimerequirementsonthe

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT273D-Q100

Octal D-type flip-flop with reset; positive-edge trigger; • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40°C to +85°C and from -40°C to +125°C\n\n• Input levels:• For 74HC273-Q100: CMOS level\n• For 74HCT273-Q100: TTL level\n\n• Common clock and master reset\n• Eight positive edge-triggered D-type flip-flops\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000V\n• MM JESD22-A115-A exceeds 200V\n\n• Multiple package options\n;

The 74HC273-Q100; 74HCT273-Q100 is an octal positive-edge triggered D‑type flip‑flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW‑to‑HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs include clamp diodes which enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.\n

NexperiaNexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT273D,653

Package:20-SOIC(0.295",7.50mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20SO

Nexperia USA Inc.

Nexperia USA Inc.

Nexperia USA Inc.

74HCT273DB,112

Package:20-SSOP(0.209",5.30mm 宽);包装:卷带(TR) 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20SSOP

Nexperia USA Inc.

Nexperia USA Inc.

Nexperia USA Inc.

74HCT273DB,118

Package:20-SSOP(0.209",5.30mm 宽);包装:卷带(TR) 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20SSOP

Nexperia USA Inc.

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 4

  • tpd (ns):

    15

  • fmax (MHz):

    36

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    85

  • Ψth(j-top) (K/W):

    27.5

  • Rth(j-c) (K/W):

    61

  • Package name:

    SO20

供应商型号品牌批号封装库存备注价格
恩XP
24+
SOP
4800
原装现货,可开13%税票
询价
恩XP
24+
标准封装
16084
全新原装正品/价格优惠/质量保障
询价
恩XP
2016+
SOP
4000
只做原装,假一罚十,公司可开17%增值税发票!
询价
恩XP
10+
15
全新原装!优势库存热卖中!
询价
恩XP
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
PHI
2021+
SOP20
9000
原装现货,随时欢迎询价
询价
PHI
24+
SOP-20
8000
只做原装正品现货
询价
恩XP
2023+
N/A
4550
全新原装正品
询价
恩XP
2024
SOP-20
13500
16余年资质 绝对原盒原盘代理渠道 更多数量
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
更多74HCT273D供应商 更新时间2025-7-28 16:33:00