| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
74HC74DG | Dual D Flip?묯lop with Set and Reset High?뭁erformance Silicon?묰ate CMOS The 74HC74 is identical in pinout to the LS74. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of two D flip−flops with individual Set, Reset, and Clock inputs. Information at a D−input is transferred 文件:133.38 Kbytes 页数:8 Pages | ONSEMI 安森美半导体 | ONSEMI | |
Dual D-type flip-flop with set and reset; positive-edge trigger GENERAL DESCRIPTION The 74HC/HCT74 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Output capability: standard • ICC category: flip-flops 文件:125.83 Kbytes 页数:22 Pages | PHI PHI | PHI | ||
Dual D-type flip-flop with set and reset; positive-edge trigger GENERAL DESCRIPTION The 74HC/HCT74 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Output capability: standard • ICC category: flip-flops 文件:120.16 Kbytes 页数:22 Pages | PHI PHI | PHI | ||
Dual D Flip?묯lop with Set and Reset High?뭁erformance Silicon?묰ate CMOS The 74HC74 is identical in pinout to the LS74. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of two D flip−flops with individual Set, Reset, and Clock inputs. Information at a D−input is transferred 文件:133.38 Kbytes 页数:8 Pages | ONSEMI 安森美半导体 | ONSEMI | ||
Dual D-type flip-flop with set and reset; positive-edge trigger GENERAL DESCRIPTION The 74HC/HCT74 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Output capability: standard • ICC category: flip-flops 文件:120.16 Kbytes 页数:22 Pages | PHI PHI | PHI | ||
Dual D-type flip-flop with set and reset; positive edge-trigger 1. General description The 74HC74 and 74HCT74 are dual positive edge triggered D-type flip-flop. They have individual data (nD), clock (nCP), set (nSD) and reset (nRD) inputs, and complementary nQ and nQ outputs. Data at the nD-input, that meets the set-up and hold time requirements on the LOW- 文件:299.12 Kbytes 页数:19 Pages | NEXPERIA 安世 | NEXPERIA |
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
23+ |
SOP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
恩XP |
22+ |
SOP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
恩XP |
25+ |
SOP |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
恩XP |
24+ |
SOP14 |
60000 |
询价 | |||
进口原厂原装 |
2026+ |
原厂原封可拆样 |
54288 |
百分百原装现货 实单必成 |
询价 | ||
TI |
2021+ |
DIP |
7600 |
原装现货,欢迎询价 |
询价 | ||
TI |
25+ |
DIP |
30000 |
原装正品公司现货,假一赔十! |
询价 | ||
TI |
24+ |
DIP |
6000 |
全新原装深圳仓库现货有单必成 |
询价 | ||
TI |
2022+ |
DIP |
7600 |
原厂原装,假一罚十 |
询价 | ||
TI |
21+ |
DIP |
10000 |
只做原装,质量保证 |
询价 |
相关规格书
更多- 74HC74D-Q100
- 74HC74DR2G
- 74HC74D-T
- 74HC74DTR2G
- 74HC74N
- 74HC74N
- 74HC74N652
- 74HC74PW
- 74HC74PW
- 74HC74PW-Q100
- 74HC75
- 74HC75
- 74HC75_15
- 74HC7540
- 74HC7540D
- 74HC7540DB
- 74HC7540N
- 74HC7541
- 74HC7541D
- 74HC7541D
- 74HC7541D-Q100
- 74HC7541N
- 74HC7541PW
- 74HC7541PW-Q100
- 74HC7541-Q100
- 74HC75D
- 74HC75D
- 74HC75N
- 74HC75PW
- 74HC7731
- 74HC7731N
- 74HC85
- 74HC85D
- 74HC85N
- 74HC85PW
- 74HC86
- 74HC86
- 74HC86
- 74HC86_V01
- 74HC86D
- 74HC86D
- 74HC86D-Q100
- 74HC86DR2G
- 74HC86N
- 74HC86PW
相关库存
更多- 74HC74DR2
- 74HC74D-T
- 74HC74DTR2
- 74HC74N
- 74HC74N
- 74HC74N
- 74HC74PW
- 74HC74PW
- 74HC74PW
- 74HC74-Q100
- 74HC75
- 74HC75
- 74HC7540
- 74HC7540
- 74HC7540D
- 74HC7540DB
- 74HC7540PW
- 74HC7541
- 74HC7541D
- 74HC7541DB
- 74HC7541D-Q100
- 74HC7541PW
- 74HC7541PW-Q100
- 74HC7541-Q100
- 74HC7597
- 74HC75D
- 74HC75DB
- 74HC75PW
- 74HC76
- 74HC7731D
- 74HC85
- 74HC85D
- 74HC85DB
- 74HC85PW
- 74HC86
- 74HC86
- 74HC86
- 74HC86
- 74HC86A
- 74HC86D
- 74HC86DB
- 74HC86D-Q100
- 74HC86DTR2G
- 74HC86PW
- 74HC86PW-Q100

