首页 >74HC137D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC137D

3-to-8 line decoder, demultiplexer with address latches; inverting

1. General description The 74HC137 decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive outputs (Y0 to Y7). The device features a latch enable (LE) and two output enable (E1, E2) inputs. A LOW on LE causes the device to act as an active LOW decoder. A LOW-to

文件:273.83 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC137D

3-to-8 line decoder, demultiplexer with address latches inverting

文件:107.6 Kbytes 页数:19 Pages

PHI

飞利浦

PHI

74HC137DB

3-to-8 line decoder, demultiplexer with address latches; inverting

1. General description The 74HC137 decodes three binary weighted address inputs (A0, A1 and A2) to eight mutually exclusive outputs (Y0 to Y7). The device features a latch enable (LE) and two output enable (E1, E2) inputs. A LOW on LE causes the device to act as an active LOW decoder. A LOW-to

文件:273.83 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC137DB

3-to-8 line decoder, demultiplexer with address latches inverting

文件:107.6 Kbytes 页数:19 Pages

PHI

飞利浦

PHI

74HC137D

3-to-8 line decoder, demultiplexer with address latches; inverting

The 74HC137 is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The 74HC137 is specified in compliance with JEDEC standard no. 7A.\n The 74HC137 is a 3-to-8 line decoder, demultiplexer with latches at the three address inputs (An). The 74HC137 essentiall • Combines 3-to-8 decoder with 3-bit latch\n• Multiple input enable for easy expansion or independent controls\n• Active LOW mutually exclusive outputs\n• Low-power dissipation\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM EIA/JESD22-A114-B exceeds 2000 V\n• MM EIA/JESD22-A115-A exc;

Nexperia

安世

74HC137DB

3-to-8 line decoder, demultiplexer with address latches; inverting

The 74HC137 is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The 74HC137 is specified in compliance with JEDEC standard no. 7A.\n The 74HC137 is a 3-to-8 line decoder, demultiplexer with latches at the three address inputs (An). The 74HC137 essentiall • Combines 3-to-8 decoder with 3-bit latch\n• Multiple input enable for easy expansion or independent controls\n• Active LOW mutually exclusive outputs\n• Low-power dissipation\n• Complies with JEDEC standard no. 7A\n• ESD protection:• HBM EIA/JESD22-A114-B exceeds 2000 V\n• MM EIA/JESD22-A115-A exc;

Nexperia

安世

74HC137D,653

Package:16-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 信号开关,多路复用器,解码器 描述:IC DECODER/DEMUX 1 X 3:8 16SO

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC137DB,112

Package:16-SSOP(0.209",5.30mm 宽);包装:托盘 类别:集成电路(IC) 信号开关,多路复用器,解码器 描述:IC DECODER/DEMUX 1X3:8 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC137DB,118

Package:16-SSOP(0.209",5.30mm 宽);包装:托盘 类别:集成电路(IC) 信号开关,多路复用器,解码器 描述:IC DECODER/DEMUX 1X3:8 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 5.2

  • tpd (ns):

    18

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    72

  • Ψth(j-top) (K/W):

    1.0

  • Rth(j-c) (K/W):

    30

  • Package name:

    SO16

供应商型号品牌批号封装库存备注价格
恩XP
24+
标准封装
13048
全新原装正品/价格优惠/质量保障
询价
NEXPERIA/安世
25+
SOT109-1
600000
NEXPERIA/安世全新特价74HC137D即刻询购立享优惠#长期有排单订
询价
恩XP
23+
SOP16
26000
只有原装,价格最低
询价
PHI
2024
SOP
13500
16余年资质 绝对原盒原盘代理渠道 更多数量
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
Nexperia
24+
SOIC-16_15
5000
进口原装 价格优势
询价
24+
5000
公司存货
询价
ph
24+
N/A
6980
原装现货,可开13%税票
询价
PHI
16+
SOP
678
全新原装现货
询价
PHIL
24+/25+
1000
原装正品现货库存价优
询价
更多74HC137D供应商 更新时间2025-10-12 9:38:00