首页 >74ALVC16836A>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74ALVC16836A

20-bit registered driver with inverted register enable 3-State

DESCRIPTION The 74ALVC16836A is a 20-bit universal bus driver. FEATURES • Wide supply voltage range of 1.2 V to 3.6 V • Complies with JEDEC standard no. 8-1A. • CMOS low power consumption • Direct interface with TTL levels • Current drive ± 24 mA at 3.0 V • MULTIBYTETM flow-through st

文件:122.2 Kbytes 页数:12 Pages

PHI

PHI

PHI

74ALVC16836A

20-bit registered driver with inverted register enable; 3-state

1. General description The 74ALVC16836A is a 20-bit universal bus driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data i

文件:224.72 Kbytes 页数:14 Pages

NEXPERIA

安世

74ALVC16836ADGG

20-bit registered driver with inverted register enable; 3-state

1. General description The 74ALVC16836A is a 20-bit universal bus driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data i

文件:224.72 Kbytes 页数:14 Pages

NEXPERIA

安世

74ALVC16836ADGG

20-bit registered driver with inverted register enable 3-State

DESCRIPTION The 74ALVC16836A is a 20-bit universal bus driver. FEATURES • Wide supply voltage range of 1.2 V to 3.6 V • Complies with JEDEC standard no. 8-1A. • CMOS low power consumption • Direct interface with TTL levels • Current drive ± 24 mA at 3.0 V • MULTIBYTETM flow-through st

文件:122.2 Kbytes 页数:12 Pages

PHI

PHI

PHI

74ALVC16836A_15

20-bit registered driver with inverted register enable (3-State)

文件:126.53 Kbytes 页数:12 Pages

PHI

PHI

PHI

74ALVC16836ADGG

20-bit registered driver with inverted register enable; 3‑state

The 74ALVC16836A is a 20-bit universal bus driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP).\n When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to • Wide supply voltage range from 1.2 V to 3.6 V\n• CMOS low-power consumption\n• Direct interface with TTL levels\n• Current drive ± 24 mA at 3.0 V\n• MULTIBYTE flow-through standard pin-out architecture\n• Low inductance multiple VCC and GND pins for minimum noise and ground bounce\n• Output drive ;

Nexperia

安世

74ALVC16836ADGG,11

Package:56-TFSOP(0.240",6.10mm 宽);包装:管件 类别:集成电路(IC) 缓冲器,驱动器,接收器,收发器 描述:IC BUF NON-INVERT 3.6V 56TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74ALVC16836ADGG:11

Package:56-TFSOP(0.240",6.10mm 宽);包装:管件 类别:集成电路(IC) 缓冲器,驱动器,接收器,收发器 描述:IC BUF NON-INVERT 3.6V 56TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • Product status:

    Production

  • V_CC (V):

    1.65 - 3.6

  • Logic switching levels:

    LVTTL

  • Output drive capability (mA):

    +/- 24

  • t_pd (ns):

    4

  • No of bits:

    20

  • Power dissipation considerations:

    low

  • T_amb (Cel):

    -40~85

  • R_th(j-a) (K/W):

    93

  • Ψ_th(j-top) (K/W):

    21.0

  • Package name:

    TSSOP56

供应商型号品牌批号封装库存备注价格
PHI
00+
TSOP56
32
全新原装100真实现货供应
询价
PHI
25+
TSOP56
3297
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
询价
PHI
24+
TSOP56
21322
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
PHI
25+
TSOP56
3629
原装优势!房间现货!欢迎来电!
询价
PHI
24+
TSOP56
6540
原装现货/欢迎来电咨询
询价
24+
5000
公司存货
询价
恩XP
2016+
TSSOP-56
6000
只做原装,假一罚十,公司可开17%增值税发票!
询价
PHI
01+
TSSOP/56
790
原装现货海量库存欢迎咨询
询价
Nexperia USA Inc.
24+
56-TSSOP
65200
一级代理/放心采购
询价
NEXPERIA
25+
SSOP-56
875
就找我吧!--邀您体验愉快问购元件!
询价
更多74ALVC16836A供应商 更新时间2026-1-30 15:46:00