首页 >74AHC573P>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74AHC573PW

Octal D-type transparent latch; 3-state

1. General description The 74AHC573; 74AHCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output wil

文件:281.34 Kbytes 页数:16 Pages

NEXPERIA

安世

74AHC573PW-Q100

Octal D-type transparent latch; 3-state

1. General description The 74AHC573-Q100; 74AHCT573-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch

文件:280.78 Kbytes 页数:16 Pages

NEXPERIA

安世

74AHC573PW

Octal D-type transparent latch; 3-state

文件:91.69 Kbytes 页数:20 Pages

PHI

PHI

PHI

74AHC573PW

Octal D-type transparent latch; 3-state

文件:138.66 Kbytes 页数:23 Pages

PHI

PHI

PHI

74AHC573PW

Octal D-type transparant latch; 3-state

文件:175.5 Kbytes 页数:19 Pages

恩XP

恩XP

74AHC573PWDH

Octal D-type transparent latch; 3-state

文件:91.69 Kbytes 页数:20 Pages

PHI

PHI

PHI

74AHC573PW-Q100

Octal D-type transparant latch 3-state

文件:732.68 Kbytes 页数:19 Pages

NEXPERIA

安世

74AHC573PW

Octal D-type transparant latch; 3-state

The 74AHC573; 74AHCT573 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7A.\n The 74AHC573; 74AHCT573 consists of eight D-type transparent latches featuring separate D-type inputs for each latch a • Balanced propagation delays\n• All inputs have a Schmitt trigger action\n• Common 3-state output enable input\n• Functionally identical to the 74AHC373; 74AHCT373\n• Inputs accept voltages higher than VCC\n• Input levels:• For 74AHC573: CMOS input level\n• For 74AHCT573: TTL input level\n\n• ESD p;

Nexperia

安世

74AHC573PW-Q100

Octal D-type transparant latch; 3-state

The 74AHC573-Q100; 74AHCT573-Q100 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7A.\n The 74AHC573-Q100; 74AHCT573-Q100 consists of eight D-type transparent latches featuring separate D-type inp • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n• Balanced propagation delays\n• All inputs have a Schmitt trigger action\n• Common 3-state output enable input\n• Inputs accept voltages higher than VCC\n• Input l;

Nexperia

安世

74AHC573PW,112

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 锁存器 描述:IC OCTAL D TRANSP LATCH 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    2.0 - 5.5

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 8

  • tpd (ns):

    4.2

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    100

  • Ψth(j-top) (K/W):

    4.4

  • Rth(j-c) (K/W):

    44

  • Package name:

    TSSOP20

供应商型号品牌批号封装库存备注价格
恩XP
25+
TSSOP20
8000
深圳现货,原装正品
询价
恩XP
24+
标准封装
7948
全新原装正品/价格优惠/质量保障
询价
NEXPERIA/安世
25+
SOT360-1
600000
NEXPERIA/安世全新特价74AHC573PW即刻询购立享优惠#长期有排单订
询价
NEXPERIA
25+
TSSOP20
8000
只做原装,实单好价,可拆可含税!!
询价
恩XP
2025+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
恩XP
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
22+
SSOP
874
原装现货 样品免费送 期待您的来电咨询
询价
NEXPERIA/安世
2025+
SOP
5000
原装进口价格优 请找坤融电子!
询价
恩XP
24+
TSSOPPB
906
询价
恩XP
2016+
TSSOP20
6000
只做原装,假一罚十,公司可开17%增值税发票!
询价
更多74AHC573P供应商 更新时间2026-3-11 11:00:00