71V3556数据手册集成电路(IC)的存储器规格书PDF
71V3556规格书详情
描述 Description
The 71V3556 3.3V CMOS Synchronous SRAM is organized as 128K x 36. It is designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. Thus, it has been given the name ZBTTM, or Zero Bus Turnaround. The 71V3556 contains data I/O, address and control signal registers.
特性 Features
High performance system speed 200 MHz (x18) (3.2 ns Clock-to-Data Access)
ZBTTM Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the need to control OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW1 - BW4) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (VDDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1 compliant)
Available in 100-pin TQFP, 119-pin BGA and 165 fpBGA packages
技术参数
- 产品编号:
71V3556S100PFG8
- 制造商:
Renesas Electronics America Inc
- 类别:
集成电路(IC) > 存储器
- 包装:
管件
- 存储器类型:
易失
- 存储器格式:
SRAM
- 技术:
SRAM - 同步,SDR(ZBT)
- 存储容量:
4.5Mb(128K x 36)
- 存储器接口:
并联
- 电压 - 供电:
3.135V ~ 3.465V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
100-LQFP
- 供应商器件封装:
100-TQFP(14x14)
- 描述:
IC SRAM 4.5MBIT PARALLEL 100TQFP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
QFP100 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
IDT |
1950+ |
TQFP |
4856 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
IDT |
25+ |
100TQFP |
65248 |
百分百原装现货 实单必成 |
询价 | ||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
IDT |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
Renesas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
IDT |
21+ |
QFP100 |
12588 |
原装正品,自己库存 假一罚十 |
询价 | ||
IDT |
2406+ |
BGA |
1850 |
诚信经营!进口原装!量大价优! |
询价 | ||
IDT |
24+ |
6000 |
原装现货,特价销售 |
询价 | |||
IDT |
22+23+ |
BGA |
8000 |
新到现货,只做原装进口 |
询价 |