首页>UPD48288236FF-EF25-DW1-A>规格书详情
UPD48288236FF-EF25-DW1-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD48288236AF1-E18-DW1-A
- UPD48288236AF1-E24-DW1-A
- UPD48288218AF1-E24-DW1-A
- UPD48288218AFF-E18-DW1
- UPD48288236AFF-E18-DW1
- UPD48288236AFF-E18-DW1-A
- UPD48288236AFF-E24-DW1
- UPD48288236AFF-E24-DW1-A
- UPD48288236AFF-E25-DW1
- UPD48288236AFF-E25-DW1-A
- UPD48288236AFF-E33-DW1
- UPD48288236AFF-E33-DW1-A
- UPD48288218AFF-E18-DW1-A
- UPD48288218AFF-E24-DW1
- UPD48288218AFF-E24-DW1-A
- UPD48288218AFF-E25-DW1
- UPD48288218AFF-E25-DW1-A
- UPD48288218AFF-E33-DW1
UPD48288236FF-EF25-DW1-A规格书详情
特性 Features
• SRAM-type interface
• Double-data-rate architecture
• PLL circuitry
• Cycle time: 2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
• Non-multiplexed addresses
• Multiplexing option is available.
• Data mask for WRITE commands
• Differential input clocks (CK and CK#)
• Differential input data clocks (DK and DK#)
• Data valid signal (QVLD)
• Programmable burst length: 2 / 4 / 8 (x9 / x18) 2 / 4 (x36)
• User programmable impedance output (25 Ω - 60 Ω)
• JTAG boundary scan
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
NEC |
25+23+ |
BGA |
22616 |
绝对原装正品全新进口深圳现货 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
6000 |
专业配单保证原装正品假一罚十 |
询价 | ||
NEC |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
RENESAS/瑞萨 |
16+ |
BGA |
180 |
原装现货 |
询价 | ||
Renesa |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
RENESAS/瑞萨 |
24+ |
FBGA |
12000 |
原装正品 有挂就有货 |
询价 | ||
RENESAS/瑞萨 |
22+ |
BGA |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
RENESAS/瑞萨 |
24+ |
NA/ |
3430 |
原厂直销,现货供应,账期支持! |
询价 | ||
RENESAS/瑞萨 |
24+ |
BGA |
47186 |
郑重承诺只做原装进口现货 |
询价 | ||
NEC |
24+ |
SMD |
2000 |
询价 |


