首页>UPD48288236AFF-E18-DW1>规格书详情
UPD48288236AFF-E18-DW1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD48288236AF1-E18-DW1-A
- UPD48288218AF1-E18-DW1-A
- UPD48288236AF1-E24-DW1-A
- UPD48288218AF1-E24-DW1-A
- UPD48288209AFF-E25-DW1-A
- UPD48288209AFF-E33-DW1
- UPD48288209AFF-E33-DW1-A
- UPD48288209FF-E33-DW1-A
- UPD48288209FF-EF25-DW1-A
- UPD48288209FF-EF33-DW1-A
- UPD48288218-A
- UPD48288218A
- UPD48288218AFF-E18-DW1
- UPD48288218AFF-E18-DW1-A
- UPD48288218AFF-E24-DW1
- UPD48288218AFF-E24-DW1-A
- UPD48288218AFF-E25-DW1
- UPD48288218AFF-E25-DW1-A
UPD48288236AFF-E18-DW1规格书详情
特性 Features
• SRAM-type interface
• Double-data-rate architecture
• PLL circuitry
• Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
• Non-multiplexed addresses
• Multiplexing option is available.
• Data mask for WRITE commands
• Differential input clocks (CK and CK#)
• Differential input data clocks (DK and DK#)
• Data valid signal (QVLD)
• Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
• User programmable impedance output (25 Ω - 60 Ω)
• JTAG boundary scan
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
原装RENESAS |
25+23+ |
BGA |
44955 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 | ||
Renesa |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
RENESAS/瑞萨 |
24+ |
BGA |
8120 |
全新原装正品现货 假一赔十 |
询价 | ||
RENESAS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
RENESAS |
24+ |
BGA |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
RENESAS/瑞萨 |
24+ |
QFN |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
6000 |
原装正品,支持实单 |
询价 | ||
RENESAS/瑞萨 |
1610+ |
BGA |
1585 |
原装现货 |
询价 | ||
RENESAS |
21+ |
BGA |
1585 |
只做原装正品,不止网上数量,欢迎电话微信查询! |
询价 | ||
RENESAS |
1610+ |
BGA |
1585 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 |