首页>UPD48288236AFF-E24-DW1-A>规格书详情
UPD48288236AFF-E24-DW1-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD48288236AF1-E18-DW1-A
- UPD48288218AF1-E18-DW1-A
- UPD48288236AF1-E24-DW1-A
- UPD48288218AF1-E24-DW1-A
- UPD48288209FF-E33-DW1-A
- UPD48288209FF-EF25-DW1-A
- UPD48288209FF-EF33-DW1-A
- UPD48288218-A
- UPD48288218A
- UPD48288218AFF-E18-DW1
- UPD48288236AFF-E18-DW1
- UPD48288236AFF-E18-DW1-A
- UPD48288236AFF-E24-DW1
- UPD48288218AFF-E18-DW1-A
- UPD48288218AFF-E24-DW1
- UPD48288218AFF-E24-DW1-A
- UPD48288218AFF-E25-DW1
- UPD48288218AFF-E25-DW1-A
UPD48288236AFF-E24-DW1-A规格书详情
Features
• SRAM-type interface
• Double-data-rate architecture
• PLL circuitry
• Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
• Non-multiplexed addresses
• Multiplexing option is available.
• Data mask for WRITE commands
• Differential input clocks (CK and CK#)
• Differential input data clocks (DK and DK#)
• Data valid signal (QVLD)
• Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
• User programmable impedance output (25 Ω - 60 Ω)
• JTAG boundary scan
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞萨 |
21+ |
BGA |
7500 |
只做原装所有货源可以追溯原厂 |
询价 | ||
原装RENESAS |
24+ |
BGA |
10000 |
公司现货 |
询价 | ||
RENESAS |
21+ |
BGA |
1585 |
只做原装正品,不止网上数量,欢迎电话微信查询! |
询价 | ||
RENESAS |
2020+ |
BGA |
1553 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
原装RENESAS |
21+ |
BGA |
3585 |
原装现货假一赔十 |
询价 | ||
RENESAS/瑞萨 |
24+ |
NA/ |
4835 |
原装现货,当天可交货,原型号开票 |
询价 | ||
RENESAS |
24+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
RENESAS |
1802+ |
BGA |
6528 |
只做原装正品现货,或订货假一赔十! |
询价 | ||
RENESAS/瑞萨 |
2023+ |
BGA |
8635 |
一级代理优势现货,全新正品直营店 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
12500 |
全新原装现货,假一赔十 |
询价 |