首页>UPD46365364BF1-E40Y-EQ1>规格书详情
UPD46365364BF1-E40Y-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD46365362BF1-E33-EQ1
- UPD46365362BF1-E33-EQ1-A
- UPD46365362BF1-E33Y-EQ1
- UPD46365362BF1-E33Y-EQ1-A
- UPD46365362BF1-E40-EQ1
- UPD46365362BF1-E40-EQ1-A
- UPD46365362BF1-E40Y-EQ1
- UPD46365362BF1-E40Y-EQ1-A
- UPD46365184BF1-E40Y-EQ1
- UPD46365184BF1-E40Y-EQ1-A
- UPD46365184BF1-E40-EQ1
- UPD46365184BF1-E40-EQ1-A
- UPD46365184BF1-E33-EQ1
- UPD46365184BF1-E33-EQ1-A
- UPD46365184BF1-E33Y-EQ1
- UPD46365184BF1-E33Y-EQ1-A
- UPD46365364BF1-E40-EQ1-A
- UPD46365364BF1-E40-EQ1
UPD46365364BF1-E40Y-EQ1规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Four-tick burst for reduced address frequency
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz) , 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
99+ |
DIP24 |
3600 |
全新原装进口自己库存优势 |
询价 | ||
NEC |
22+ |
LBGA |
14008 |
原装正品 |
询价 | ||
NEC |
24+ |
SOP |
7500 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
NEC |
23+ |
BGA |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
NEC |
2020+ |
BGA119 |
5000 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
NEC |
24+ |
5750 |
原装现货,特价销售 |
询价 | |||
NEC |
23+ |
LBGA |
8890 |
价格优势/原装现货/客户至上/欢迎广大客户来电查询 |
询价 | ||
NEC |
24+ |
SSOP |
6868 |
原装现货,可开13%税票 |
询价 | ||
NEC |
24+ |
BGA |
1200 |
询价 | |||
NEC |
1948+ |
DIP-24 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 |