首页>UPD46365362BF1-E40-EQ1>规格书详情
UPD46365362BF1-E40-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD46365362BF1-E33-EQ1
- UPD46365362BF1-E33-EQ1-A
- UPD46365362BF1-E33Y-EQ1
- UPD46365362BF1-E33Y-EQ1-A
- UPD46365184BF1-E40Y-EQ1
- UPD46365184BF1-E40Y-EQ1-A
- UPD46365184BF1-E40-EQ1
- UPD46365184BF1-E40-EQ1-A
- UPD46365184BF1-E33-EQ1
- UPD46365184BF1-E33-EQ1-A
- UPD46365184BF1-E33Y-EQ1
- UPD46365184BF1-E33Y-EQ1-A
- UPD46365182BF1-E40-EQ1-A
- UPD46365182BF1-E40-EQ1
- UPD46365182BF1-E40Y-EQ1
- UPD46365182BF1-E40Y-EQ1-A
- UPD46365182BF1-E33-EQ1
- UPD46365182BF1-E33-EQ1-A
UPD46365362BF1-E40-EQ1规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time and clock skew matching-clock
and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 4.0 ns (250 MHz).
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
22+ |
LBGA |
14008 |
原装正品 |
询价 | ||
NEC |
24+ |
BGA |
1200 |
询价 | |||
NEC |
25+ |
SO24L |
1200 |
原装现货热卖中,提供一站式真芯服务 |
询价 | ||
RENESAS/瑞萨 |
24+ |
65230 |
询价 | ||||
NEC |
16+ |
NA |
8800 |
原装现货,货真价优 |
询价 | ||
NEC |
2022+ |
917 |
全新原装 货期两周 |
询价 | |||
RENESAS/瑞萨 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
NEC |
17+ |
DIP24 |
9988 |
只做原装进口,自己库存 |
询价 | ||
NEC |
99+ |
DIP24 |
3600 |
全新原装进口自己库存优势 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 |