首页>UPD46365364BF1-E40-EQ1>规格书详情
UPD46365364BF1-E40-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD46365362BF1-E33-EQ1
- UPD46365362BF1-E33-EQ1-A
- UPD46365362BF1-E33Y-EQ1
- UPD46365362BF1-E33Y-EQ1-A
- UPD46365362BF1-E40-EQ1
- UPD46365362BF1-E40-EQ1-A
- UPD46365362BF1-E40Y-EQ1
- UPD46365362BF1-E40Y-EQ1-A
- UPD46365184BF1-E40Y-EQ1
- UPD46365184BF1-E40Y-EQ1-A
- UPD46365184BF1-E40-EQ1
- UPD46365184BF1-E40-EQ1-A
- UPD46365184BF1-E33-EQ1
- UPD46365184BF1-E33-EQ1-A
- UPD46365184BF1-E33Y-EQ1
- UPD46365184BF1-E33Y-EQ1-A
- UPD46365182BF1-E40Y-EQ1
- UPD46365182BF1-E40Y-EQ1-A
UPD46365364BF1-E40-EQ1规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Four-tick burst for reduced address frequency
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz) , 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
24+ |
NA/ |
4035 |
原装现货,当天可交货,原型号开票 |
询价 | ||
NEC |
1948+ |
DIP-24 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
NEC |
23+ |
NA |
132 |
专做原装正品,假一罚百! |
询价 | ||
NEC |
25+23+ |
BGA |
35045 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NEC |
24+ |
BGA |
1200 |
询价 | |||
原厂正品 |
23+ |
PLCC-84 |
5000 |
原装正品,假一罚十 |
询价 | ||
RENESAS/瑞萨 |
2022+ |
NA |
8600 |
原装正品,欢迎来电咨询! |
询价 | ||
NEC |
22+ |
LBGA |
14008 |
原装正品 |
询价 | ||
NEC |
0224 |
30 |
优势货源原装正品 |
询价 | |||
RENESAS/瑞萨 |
22+ |
NA |
35000 |
原装现货,假一罚十 |
询价 |