首页>UPD46184184BF1-E33Y-EQ1-A>规格书详情
UPD46184184BF1-E33Y-EQ1-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD4616112-X
- UPD4616112F9-BC90-BC2
- UPD4616112F9-BC80-BC2
- UPD46184095B
- UPD46184095BF1-E33-EQ1
- UPD46184095BF1-E33-EQ1-A
- UPD46184095BF1-E33Y-EQ1
- UPD46184095BF1-E33Y-EQ1-A
- UPD46184095BF1-E40-EQ1
- UPD46184095BF1-E40-EQ1-A
- UPD46184095BF1-E40Y-EQ1
- UPD46184095BF1-E40Y-EQ1-A
- UPD46184182BF1-E40-EQ1
- UPD46184182BF1-E40-EQ1-A
- UPD46184182BF1-E40Y-EQ1
- UPD46184182BF1-E40Y-EQ1-A
- UPD46184182BF1-E33-EQ1
- UPD46184182BF1-E33-EQ1-A
UPD46184184BF1-E33Y-EQ1-A规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Pipelined double data rate operation
• Common data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
24+ |
TSOP |
7500 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
NEC |
25+23+ |
BGA |
22447 |
绝对原装正品全新进口深圳现货 |
询价 | ||
RENESAS/瑞萨 |
24+ |
NA/ |
3520 |
原装现货,当天可交货,原型号开票 |
询价 | ||
RENESAS |
23+ |
/ |
2 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS/瑞萨 |
23+ |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | |||
RENESAS/瑞萨 |
21+ |
BGA |
8000 |
全新原装 公司现货 价格优 |
询价 | ||
RENESAS |
24+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
RENESAS/瑞萨 |
24+ |
FBGA165 |
8120 |
全新原装正品现货 假一赔十 |
询价 | ||
RENESAS/瑞萨 |
21+ |
FBGA165 |
9800 |
只做原装正品假一赔十!正规渠道订货! |
询价 |