首页>UPD46184095BF1-E33-EQ1-A>规格书详情
UPD46184095BF1-E33-EQ1-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD4564323G5-A80-9JH
- UPD4564323G5-A70-9JH
- UPD4564323G5-A10B-9JH
- UPD4564323G5-A60-9JH
- UPD46128512-X
- UPD46128953-E12X
- UPD4564841G5
- UPD4616112-X
- UPD46128953-X
- UPD46128953-E15X
- UPD46128512-E11X
- UPD46128512-E10X
- UPD46128953F1-EB1
- UPD46128512-E12X
- UPD46128512F9-CR2
- UPD4564441
- UPD4564841
- UPD4616112F9-B85LX-BC2
UPD46184095BF1-E33-EQ1-A规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports
• DDR read or write operation initiated each cycle
• Pipelined double data rate operation
• Separate data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time and clock skew matching-clock
and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
RENESAS |
24+ |
BGA |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
NEC |
22+ |
BGA |
5000 |
全新原装现货!价格优惠!可长期 |
询价 | ||
RENESAS/瑞萨 |
24+ |
FBGA165 |
8120 |
全新原装正品现货 假一赔十 |
询价 | ||
RENESAS |
23+ |
/ |
2 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS/瑞萨 |
1339+ |
BGA |
90 |
原装正品现货,可开发票,假一赔十 |
询价 | ||
NEC |
25+ |
BGA |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
RENESAS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
RENESAS/瑞萨 |
24+ |
BGA |
60000 |
全新原装现货 |
询价 | ||
RENESAS |
25+ |
/ |
8800 |
公司只做原装,详情请咨询 |
询价 | ||
RENESAS |
24+ |
/ |
16900 |
原装正品现货支持实单 |
询价 |