首页>UPD46184182BF1-E33-EQ1>规格书详情
UPD46184182BF1-E33-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD46128512-X
- UPD46128953-E12X
- UPD4616112-X
- UPD46128953-X
- UPD46128953-E15X
- UPD46128512-E11X
- UPD46128953F1-EB1
- UPD46128512-E12X
- UPD46128512F9-CR2
- UPD4616112F9-B85LX-BC2
- UPD4616112F9-BC90-BC2
- UPD46128512-E9X
- UPD4616112
- UPD4616112F9-BC80-BC2
- UPD4616112F9-B95LX-BC2
- UPD46184095B
- UPD46184095BF1-E33-EQ1
- UPD46184095BF1-E33-EQ1-A
UPD46184182BF1-E33-EQ1规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Pipelined double data rate operation
• Common data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
25+ |
TSOP |
7500 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
RENESAS/瑞萨 |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
NEC |
23+ |
TSOP |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
RENESAS/瑞萨 |
2450+ |
BGA |
6540 |
只做原厂原装正品终端客户免费申请样品 |
询价 | ||
RENESAS/瑞萨 |
24+ |
FBGA165 |
8120 |
全新原装正品现货 假一赔十 |
询价 | ||
NEC |
24+ |
TSOP |
27 |
询价 | |||
NEC |
22+ |
BGA |
5000 |
全新原装现货!价格优惠!可长期 |
询价 | ||
NEC |
24+ |
SOJ |
6868 |
原装现货,可开13%税票 |
询价 |