首页>TMS320DM643>规格书详情

TMS320DM643中文资料视频/成像定点数字信号处理器数据手册TI规格书

PDF无图
厂商型号

TMS320DM643

参数属性

TMS320DM643 封装/外壳为376-BBGA 裸露焊盘;包装为管件;类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC DGTL MEDIA PROCESSOR 376-BGA

功能描述

视频/成像定点数字信号处理器

封装外壳

376-BBGA 裸露焊盘

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-28 22:58:00

人工找货

TMS320DM643价格和库存,欢迎联系客服免费人工找货

TMS320DM643规格书详情

描述 Description

The TMS320C64x™ DSPs (including the TMS320DM643 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320DM643 (DM643) device is based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x™ is a code-compatible member of the C6000™ DSP platform.With performance of up to 4800 million instructions per second (MIPS) at a clock rate of 600 MHz, the DM643 device offers cost-effective solutions to high-performance DSP programming challenges. The DM643 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units-two multipliers for a 32-bit result and six arithmetic logic units (ALUs)-with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI™ architecture. The DM643 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The DM643 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.The DM643 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: two configurable video ports; a 10/100 Mb/s Ethernet MAC (EMAC); a management data input/output (MDIO) module; a VCXO interpolated control port (VIC); one multichannel buffered audio serial port (McASP0); an inter-integrated circuit (I2C) Bus module; one multichannel buffered serial port (McBSP); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 64-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.The DM643 device has two configurable video port peripherals (VP1 and VP2). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The DM643 video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).These two video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels - A and B with a 5120-byte capture/display buffer that is splittable between the two channels.For more details on the Video Port peripherals, see the TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).The McASP0 port supports one transmit and one receive clock zone, with eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The DM643 has sufficient bandwidth to support all 8 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.In addition, the McASP0 transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.McASP0 also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.The VCXO interpolated control (VIC) port provides digital-to-analog conversion with resolution from 9-bits to up to 16-bits. The output of the VIC is a single bit interpolated D/A output.For more details on the VIC port, see the TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).The ethernet media access controller (EMAC) provides an efficient interface between the DM643 DSP core processor and the network. The DM643 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex, with hardware flow control and quality of service (QOS) support. The DM643 EMAC makes use of a custom interface to the DSP core that allows efficient data transmission and reception.For more details on the EMAC, see the TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628).The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the DSP, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the DSP, allowing the DSP to poll the link status of the device without continuously performing costly MDIO accesses. For more details on the MDIO, see the TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628).The I2C0 port on the TMS320DM643 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.The DM643 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.

特性 Features

• High-Performance Digital Media Processor
• 500-, 600-MHz Clock Rate
• 4000, 4800 MIPS
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
• Load-Store Architecture With Non-Aligned Support
• Instruction Packing Reduces Code Size
• Instruction Set Features
• 8-Bit Overflow Protection
• Normalization, Saturation, Bit-Counting
• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
• Endianess: Little Endian, Big Endian
• Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• IEEE 802.3 Compliant
• 8 Independent Transmit (TX) Channels and 1 Receive (RX) Channel
• Management Data Input/Output (MDIO)
• Providing a Glueless I/F to Common Video Decoder and Encoder Devices
• VCXO Interpolated Control Port (VIC)
• Host-Port Interface (HPI) [32-/16-Bit]
• Eight Serial Data Pins
• Integrated Digital Audio I/F Transmitter Supports S/PDIF, IEC60958-1, AES-3, CP-430 Formats
• Inter-Integrated Circuit (I2C Bus™)
• CLKS Input Not Supported
• Three 32-Bit General-Purpose Timers
• Flexible PLL Clock Generator
• 548-Pin Ball Grid Array (BGA) Package (GDK and ZDK Suffixes), 0.8-mm Ball Pitch
• 0.13-µm/6-Level Cu Metal Process (CMOS)
• 3.3-V I/O, 1.4-V Internal (-600)
Windows is a registered trademark of Microsoft Corporation. I2C Bus is a trademark of Philips Electronics N.V.

技术参数

  • 制造商编号

    :TMS320DM643

  • 生产厂家

    :TI

  • DSP MHz (Max)

    :500

  • CPU

    :32-/64-bit

  • Operating system

    :DSP/BIOS

  • Ethernet MAC

    :10/100

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
2016+
NFBGA361
3000
主营TI,绝对原装,假一赔十,可开17%增值税发票!
询价
TI/德州仪器
24+
BGAQFP
15050
原厂支持公司优势现货
询价
TI
24+
SMD
10000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
TI
23+
NA
10687
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品
询价
TI
20+
BGA361
33560
原装优势主营型号-可开原型号增税票
询价
TI/TEXAS
23+
原厂封装
8931
询价
TI
BGA
250
正品原装--自家现货-实单可谈
询价
TI
18+
BGA376
12500
全新原装正品,本司专业配单,大单小单都配
询价
TI
24+
原厂原封
6523
进口原装公司百分百现货可出样品
询价
TI
14+
145
询价