首页>SY100S834L>规格书详情
SY100S834L中文资料Dividers数据手册Microchip规格书

| 厂商型号 |
SY100S834L |
| 参数属性 | SY100S834L 封装/外壳为16-SOIC(0.154",3.90mm 宽);包装为管件;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLOCK GEN 3.3V/5V 16-SOIC |
| 功能描述 | Dividers |
| 封装外壳 | 16-SOIC(0.154",3.90mm 宽) |
| 制造商 | Microchip Microchip Technology |
| 中文名称 | 微芯科技 美国微芯科技公司 |
| 数据手册 | |
| 更新时间 | 2025-11-9 9:38:00 |
| 人工找货 | SY100S834L价格和库存,欢迎联系客服免费人工找货 |
SY100S834L规格书详情
描述 Description
The SY100S834/L is low skew (÷1, ÷2, ÷4) or (÷2, ÷4, ÷8) clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC-coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01µF capacitor. The VBB output is designed to act as the switching reference for the input of the SY100S834/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.
The Function Select (FSEL) input is used to determine what clock generation chip function is. When FSEL input is LOW, SY100S834/L functions as a divide by 2, by 4 and by 8 clock generation chip. However, if FSEL input is HIGH, it functions as a divide by 1, by 2 and by 4 clock generation chip. This latter feature will increase the clock frequency by two folds.The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages.
The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple SY100S834/Ls in a system.
特性 Features
• 3.3V and 5V power supply options
• 50ps output-to-output skew
• Synchronous enable/disable
• Master Reset for synchronization
• Internal 75K input pull-down resistors
• Available in 16-pin SOIC package
简介
SY100S834L属于集成电路(IC)的时钟发生器PLL频率合成器。由Microchip制造生产的SY100S834L时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。
技术参数
更多- 产品编号:
SY100S834LZC-TR
- 制造商:
Microchip Technology
- 类别:
集成电路(IC) > 时钟发生器,PLL,频率合成器
- 系列:
Precision Edge®
- 包装:
管件
- 类型:
时钟发生器
- PLL:
无
- 输入:
ECL,PECL
- 输出:
时钟
- 比率 - 输入:
1:3
- 差分 - 输入:
是/是
- 分频器/倍频器:
是/无
- 电压 - 供电:
3V ~ 3.8V
- 工作温度:
0°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
16-SOIC(0.154",3.90mm 宽)
- 供应商器件封装:
16-SOIC
- 描述:
IC CLOCK GEN 3.3V/5V 16-SOIC
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Micrel(麦瑞) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
MICREL/麦瑞 |
24+ |
SOP |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
Microchip |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
MICREL/麦瑞 |
23+ |
SOP16 |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
MICREL |
SOP |
56520 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
Microchip |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
SYNERGY |
1 |
SOP16 |
398 |
原装现货 |
询价 | ||
SYNERGY |
24+ |
SOP16 |
15300 |
公司常备大量原装现货,可开13%增票! |
询价 | ||
MICREL/麦瑞 |
22+ |
SOP16 |
18000 |
原装现货原盒原包.假一罚十 |
询价 | ||
MICROCHIP |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 |

