首页 >SN74SSQEA32882>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

SN74SSQEA32882

28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • JEDEC SSTE32882 Compliant • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distribu

文件:777.11 Kbytes 页数:13 Pages

TI

德州仪器

SN74SSQEA32882

28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS PARITY TEST ONE PAIR TO FOUR PAIR DIFFERENTIAL CLOCK PLL DRIVER

文件:172.63 Kbytes 页数:6 Pages

TI

德州仪器

SN74SSQEA32882

符合 JEDEC SSTE32882 标准且具有地址奇偶校验的 810MHz、28 位至 56 位寄存缓冲器

This JEDEC SSTE32882-compliant, 28-bit 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3 registered DIMMs with VDD of 1.5 V and on DDR3L registered DIMMs with VDD of 1.35 V. All inputs are 1.5 V and 1.35 V CMOS compatible. All outputs are CMOS dri • JEDEC SSTE32882 Compliant\n• 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs\n• CKE Powerdown Mode for Optimized System Power Consumption\n• 1.5V/1.35V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Diff;

TI

德州仪器

SN74SSQEA32882ZALR

丝印:EA32882B;Package:NFBGA;28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • JEDEC SSTE32882 Compliant • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distribu

文件:777.11 Kbytes 页数:13 Pages

TI

德州仪器

SN74SSQEA32882ZALR.A

丝印:EA32882B;Package:NFBGA;28-Bit to 56-Bit Registered Buffer With Address Parity Test One Pair to Four Pair Differential Clock PLL Driver

1FEATURES • JEDEC SSTE32882 Compliant • 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs • CKE Powerdown Mode for Optimized System Power Consumption • 1.5V/1.35V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distribu

文件:777.11 Kbytes 页数:13 Pages

TI

德州仪器

SN74SSQEA32882ZALR

28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS PARITY TEST ONE PAIR TO FOUR PAIR DIFFERENTIAL CLOCK PLL DRIVER

文件:172.63 Kbytes 页数:6 Pages

TI

德州仪器

SN74SSQEA32882ZALR

Package:176-TFBGA;包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 类别:集成电路(IC) 专用逻辑器件 描述:IC REGSTR BUFFER 28-56BIT 176BGA

TI

德州仪器

技术参数

  • Additive RMS jitter (Typ) (fs):

    40

  • Output frequency (Max) (MHz):

    810

  • Number of outputs:

    60

  • Output supply voltage (V):

    1.35

  • Core supply voltage (V):

    1.35

  • Features:

    DDR3 register

  • Operating temperature range (C):

    0 to 85

  • Rating:

    Catalog

  • Output type:

    CMOS

  • Input type:

    CMOS

供应商型号品牌批号封装库存备注价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
500
询价
TI
23+
NA
894
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品
询价
TI
25+23+
NFBGA176
31015
绝对原装正品全新进口深圳现货
询价
TexasInstruments
18+
ICREGSTRBUFFER28-56BIT17
6800
公司原装现货/欢迎来电咨询!
询价
TI
16+
NFBGA
10000
原装正品
询价
TI
ROHS+Original
NA
894
专业电子元器件供应链/QQ 350053121 /正纳电子
询价
Texas Instruments
24+
176-NFBGA(13.5x8)
56200
一级代理/放心采购
询价
TI
25+
BGA-176
932
就找我吧!--邀您体验愉快问购元件!
询价
TEXAS INSTRUMENTS
23+
NFBGA
9600
全新原装正品!一手货源价格优势!
询价
更多SN74SSQEA32882供应商 更新时间2026-1-28 15:01:00