首页>SN74LVTH373-EP>规格书详情
SN74LVTH373-EP数据手册TI中文资料规格书
SN74LVTH373-EP规格书详情
描述 Description
This octal latch is designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE)\\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
特性 Features
• Controlled Baseline
- One Assembly/Test Site, One Fabrication Site
• Enhanced Diminishing Manufacturing Sources (DMS) Support
• Enhanced Product-Change Notification
• Qualification Pedigree
• Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)
• Typical VOLP (Output Ground Bounce) CC = 3.3 V, TA = 25°C
• Supports Unregulated Battery Operation Down to 2.7 V
• Ioff and Power-Up 3-State Support Hot Insertion
• Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
• Latch-Up Performance Exceeds 500 mA Per JESD 17
• ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
• 200-V Machine Model (A115-A)
Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
技术参数
- 制造商编号
:SN74LVTH373-EP
- 生产厂家
:TI
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- VCC(Min)(V)
:2.7
- VCC(Max)(V)
:3.6
- Channels(#)
:8
- Clock Frequency(Max)(MHz)
:160
- ICC(uA)
:5000
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- Rating
:HiRel Enhanced Product
- Package Group
:TSSOP | 20
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
SOP20 |
3603 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
25+ |
SOP |
3000 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
TI/德州仪器 |
22+ |
SOP20 |
20000 |
原装现货,实单支持 |
询价 | ||
TI |
20+ |
N/A |
3600 |
专业配单,原装正品假一罚十,代理渠道价格优 |
询价 | ||
TI/德州仪器 |
22+ |
SOP20 |
9000 |
原装正品,支持实单! |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
Texas Instruments |
23+ |
20-SOIC |
5500 |
特惠实单价格秒出原装正品假一罚万 |
询价 | ||
TI |
2025+ |
TSSOP-20 |
16000 |
原装优势绝对有货 |
询价 | ||
Texas Instruments |
24+ |
20-TSSOP |
56200 |
一级代理/放心采购 |
询价 | ||
TI(德州仪器) |
2024+ |
- |
500000 |
诚信服务,绝对原装原盘 |
询价 |