首页>SN65LVDS117>规格书详情
SN65LVDS117数据手册集成电路(IC)的信号缓冲器、中继器、分离器规格书PDF
SN65LVDS117规格书详情
描述 Description
The SN65LVDS109 and SN65LVDS117 are configured as two identical banks, each bank having one differential line receiver connected to either four ('109) or eight ('117) differential line drivers. The outputs are arranged in pairs having one output from each of the two banks. Individual output enables are provided for each pair of outputs and an additional enable is provided for all outputs.
The line receivers and line drivers implement the electrical characteristics of low-voltage differential signaling (LVDS). LVDS, as specified in EIA/TIA-644, is a data signaling technique that offers low power, low noise emission, high noise immunity, and high switching speeds. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.)
The intended application of these devices, and the LVDS signaling technique, is for point-to-point or point-to-multipoint (distributed simplex) baseband data transmission on controlled impedance media of approximately 100 Ω. The transmission media may be printed-circuit board traces, backplanes, or cables. The large number of drivers integrated into the same silicon substrate, along with the low pulse skew of balanced signaling, provides extremely precise timing alignment of the signals being repeated from the inputs. This is particularly advantageous for implementing system clock and data distribution trees.
The SN65LVDS109 and SN65LVDS117 are characterized for operation from –40°C to 85°C.
特性 Features
• Two Line Receivers and Eight ('109) or Sixteen ('117) Line Drivers Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
• Typical Data Signaling Rates to 400 Mbps or Clock Frequencies to 400 MHz
• Outputs Arranged in Pairs From Each Bank
• Enabling Logic Allows Individual Control of Each Driver Output Pair, Plus All Outputs
• Low-Voltage Differential Signaling With Typical Output Voltage of 350 mV and a 100-Ω Load
• Electrically Compatible With LVDS, PECL, LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT, SSTL, or HSTL Outputs With External Termination Networks
• Propagation Delay Times CC
技术参数
- 制造商编号
:SN65LVDS117
- 生产厂家
:TI
- Protocols
:LVDS
- Number of Tx
:16
- Number of Rx
:2
- Signaling rate(Mbps)
:400
- Input signal
:LVDS
- Output signal
:LVDSPECLLVPECLLVTTLLVCMOSGTLBTLCTTSSTLHSTL
- Package Group
:TSSOP | 64
- Operating temperature range(C)
:-40 to 85
- Rating
:Catalog
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
NA/ |
8735 |
原厂直销,现货供应,账期支持! |
询价 | ||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 | ||
TI |
24+ |
TSSOP|64 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TexasInstruments |
25+23+ |
64-TSSOP |
17075 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
24+ |
TSSOP-64 |
90000 |
一级代理商进口原装现货、假一罚十价格合理 |
询价 | ||
TI |
22+ |
64-TSSOP |
5000 |
全新原装,力挺实单 |
询价 | ||
TI |
2025+ |
TSSOP-64 |
16000 |
原装优势绝对有货 |
询价 | ||
24+ |
3000 |
自己现货 |
询价 |