首页>SMJ320C6415>规格书详情
SMJ320C6415数据手册TI中文资料规格书
SMJ320C6415规格书详情
描述 Description
The TMS320C64x DSPs (including the SMJ320C6414, SMJ320C6415, and SMJ320C6416 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000 DSP platform. The TMS320C64x (C64x) device is based on the second-generation high-performance, advanced VelociTI very-long-instruction-word (VLIW) architecture (VelociTI.2) developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. The C64x is a code-compatible member of the C6000 DSP platform. With performance of up to 5760 million instructions per second (MIPS) at a clock rate of 720 MHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional unitstwo multipliers for a 32-bit result and six arithmetic logic units (ALUs) with VelociTI.2 extensions. The VelociTI.2 extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI architecture. The C64x can produce four 32-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The C6416 device has two high-performance embedded coprocessors [Viterbi Decoder Coprocessor (VCP) and Turbo Decoder Coprocessor (TCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 500 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to thirty-six 384-Kbps or six 2-Mbps turbo encoded channels (assuming 6 iterations). The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters such as the number of iterations and stopping criteria are also programmable. Communications between the VCP/TCP and the CPU are carried out through the EDMA controller. The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 8-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes three multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port (C6415/C6416 only); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI) [C6415/C6416 only]; a general-purpose input/output port (GPIO) with 16 GPIO pins; and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals.The C64x has a complete set of development tools which includes: an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows debugger interface for visibility into source code execution.
特性 Features
• Highest-Performance Fixed-Point Digital Signal Processors (DSPs)
• 2-, 1.67-, 1.39-ns Instruction Cycle Time
• 600-MHz Clock Rate
• Eight 32-Bit Instructions/Cycle
• Twenty-Eight Operations/Cycle
• 4800 MIPS
• Fully Software-Compatible With C62x™
• C6414/15/16 Devices Pin-Compatible
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Eight Highly Independent Functional Units With VelociTI.2™ Extensions:
• Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
• Two Multipliers SupportFour 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
• Non-Aligned Load-Store Architecture
• 64 32-Bit General-Purpose Registers
• Instruction Packing Reduces Code Size
• All Instructions Conditional
• Instruction Set Features
• Byte-Addressable (8-/16-/32-/64-Bit Data)
• 8-Bit Overflow Protection
• Bit-Field Extract, Set, Clear
• Normalization, Saturation, Bit-Counting
• VelociTI.2™ Increased Orthogonality
• Viterbi Decoder Coprocessor (VCP) [C6416]
• Supports Over 500 7.95-Kbps AMR
• Programmable Code Parameters
• Turbo Decoder Coprocessor (TCP) [C6416]
• Supports up to Six 2-Mbps 3GPP (6 Iterations)
• Programmable Turbo Code and Decoding Parameters
• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
• 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
• 8M-Bit (1024K-Byte) L2 Unified Mapped RAM/Cache (Flexible Allocation)
• Two External Memory Interfaces (EMIFs)
• One 64-Bit (EMIFA), One 16-Bit (EMIFB)
• Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
• 1280M-Byte Total Addressable External Memory Space
• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• Host-Port Interface (HPI)
• User-Configurable Bus Width (32-/16-Bit)
• 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2 [C6415/C6416 ]
• Three PCI Bus Address Registers: Prefetchable Memory Non-Prefetchable Memory I/O
• Four-Wire Serial EEPROM Interface
• PCI Interrupt Request Under DSP Program Control
• DSP Interrupt Via PCI I/O Cycle
• Three Multichannel Buffered Serial Ports
• Direct Interface to T1/E1, MVIP, SCSA Framers
• Up to 256 Channels Each
• ST-Bus-Switching-, AC97-Compatible
• Serial Peripheral Interface (SPI) Compatible (Motorola™)
• Three 32-Bit General-Purpose Timers
• Universal Test and Operations PHY Interface for ATM (UTOPIA) [C6415/C6416]
• UTOPIA Level 2 Slave ATM Controller
• 8-Bit Transmit and Receive Operations up to 50 MHz per Direction
• User-Defined Cell Format up to 64 Bytes
• Sixteen General-Purpose I/O (GPIO) Pins
• Flexible PLL Clock Generator
• IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
• 570-Pin Grid Array (PGA) Package (GAD Suffix)
• 0.13-µm/6-Level Cu Metal Process (CMOS)
• 3.3-V I/Os, 1.4-V Internal
C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc. IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. TMS320C6000, C64x, and C6000 are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation.
技术参数
- 制造商编号
:SMJ320C6415
- 生产厂家
:TI
- DSP MHz (Max)
:600
- CPU
:32-/64-bit
- Operating system
:DSP/BIOS
- Rating
:Military
- Operating temperature range (C)
:-55 to 115
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
NA/ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
12 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TI |
23+ |
PGA |
5000 |
全新原装,支持实单,非诚勿扰 |
询价 | ||
TI |
24+ |
SMD |
1680 |
TI一级代理商专营进口原装现货假一赔十 |
询价 | ||
TI |
24+ |
FCPGA|570 |
930 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI |
2138+ |
原厂标准封装 |
8960 |
专营军工产品,进口原装 |
询价 | ||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
TI |
25+23+ |
BGA |
20371 |
绝对原装正品全新进口深圳现货 |
询价 | ||
TI(德州仪器) |
24+ |
32000 |
全新原厂原装正品现货,低价出售,实单可谈 |
询价 |