首页>SMJ320C6415>规格书详情

SMJ320C6415中文资料军用级 C64x 定点 DSP - 陶瓷封装数据手册TI规格书

PDF无图
厂商型号

SMJ320C6415

功能描述

军用级 C64x 定点 DSP - 陶瓷封装

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 9:12:00

人工找货

SMJ320C6415价格和库存,欢迎联系客服免费人工找货

SMJ320C6415规格书详情

描述 Description

The TMS320C64x™ DSPs (including the SMJ320C6414, SMJ320C6415, and SMJ320C6416 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320C64x™ (C64x™) device is based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. The C64x™ is a code-compatible member of the C6000™ DSP platform. With performance of up to 5760 million instructions per second (MIPS) at a clock rate of 720 MHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)— with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI™ architecture. The C64x can produce four 32-bit multiply-accumulates (MACs) per cycle for a total of 2400 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4800 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices. The C6416 device has two high-performance embedded coprocessors [Viterbi Decoder Coprocessor (VCP) and Turbo Decoder Coprocessor (TCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 500 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to thirty-six 384-Kbps or six 2-Mbps turbo encoded channels (assuming 6 iterations). The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters such as the number of iterations and stopping criteria are also programmable. Communications between the VCP/TCP and the CPU are carried out through the EDMA controller. The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 8-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes three multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port (C6415/C6416 only); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI) [C6415/C6416 only]; a general-purpose input/output port (GPIO) with 16 GPIO pins; and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals.The C64x has a complete set of development tools which includes: an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

特性 Features

• Highest-Performance Fixed-Point Digital Signal Processors (DSPs)
• 600-MHz Clock Rate
• Twenty-Eight Operations/Cycle
• Fully Software-Compatible With C62x™
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
• Non-Aligned Load-Store Architecture
• Instruction Packing Reduces Code Size
• Instruction Set Features
• 8-Bit Overflow Protection
• Normalization, Saturation, Bit-Counting
• Viterbi Decoder Coprocessor (VCP) [C6416]
• Programmable Code Parameters
• Turbo Decoder Coprocessor (TCP) [C6416]
• Programmable Turbo Code and Decoding Parameters
• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
• Two External Memory Interfaces (EMIFs)
• Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• User-Configurable Bus Width (32-/16-Bit)
• 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2 [C6415/C6416 ]
• Four-Wire Serial EEPROM Interface
• DSP Interrupt Via PCI I/O Cycle
• Three Multichannel Buffered Serial Ports
• Up to 256 Channels Each
• Serial Peripheral Interface (SPI) Compatible (Motorola™)
• Three 32-Bit General-Purpose Timers
• UTOPIA Level 2 Slave ATM Controller
• User-Defined Cell Format up to 64 Bytes
• Sixteen General-Purpose I/O (GPIO) Pins
• IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
• 0.13-µm/6-Level Cu Metal Process (CMOS)
• 3.3-V I/Os, 1.4-V Internal
C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc. IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. TMS320C6000, C64x, and C6000 are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation.

技术参数

  • 制造商编号

    :SMJ320C6415

  • 生产厂家

    :TI

  • DSP MHz (Max)

    :600

  • CPU

    :32-/64-bit

  • Operating system

    :DSP/BIOS

  • Rating

    :Military

  • Operating temperature range (C)

    :-55 to 115

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
BGA
50000
全新原装正品现货,支持订货
询价
TI(德州仪器)
24+
32000
全新原厂原装正品现货,低价出售,实单可谈
询价
最新
2000
原装正品现货
询价
TI/德州仪器
22+
PGA
12245
现货,原厂原装假一罚十!
询价
TI
2023+
FCPGA
5800
进口原装,现货热卖
询价
TI/德州仪器
2308+
BGA
5620
十年专业专注 优势渠道商正品保证公司现货
询价
TI
2405+
原厂封装
12500
15年芯片行业经验/只供原装正品:0755-83267371邹小姐
询价
TI/德州仪器
24+
BGA
1500
只供应原装正品 欢迎询价
询价
TI
23+
PGA
5000
全新原装,支持实单,非诚勿扰
询价
TI/德州仪器
24+
BGA
66800
原厂授权一级代理,专注汽车、医疗、工业、新能源!
询价