首页>QL2003-XPL84C>规格书详情
QL2003-XPL84C中文资料etc未分类制造商数据手册PDF规格书
QL2003-XPL84C规格书详情
[QuickLogic]
PRODUCT SUMMARY
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
QUICKLOGIC |
24+ |
PLCC |
592 |
原装现货假一罚十 |
询价 | ||
QUICKLOGIC |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
QULCKLOGIC |
05+ |
PLCC84 |
58 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
QUICKLOGIC |
23+ |
PLCC |
65480 |
询价 | |||
QULCKLOGIC |
1948+ |
PLCC84 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
QUCKLOGIC |
25+ |
PLCC84 |
4500 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
QULCKLOGIC |
24+ |
PLCC84 |
58 |
只做原厂渠道 可追溯货源 |
询价 | ||
QUCKLOGIC |
23+ |
PLCC84 |
5000 |
绝对全新原装!现货!特价!请放心订购! |
询价 | ||
QUICRLOGIC |
24+ |
PLCC |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
QUALCOMM |
00+ |
300 |
公司优势库存 热卖中! |
询价 |