首页>QL2003-XPF100C>规格书详情
QL2003-XPF100C中文资料ETC数据手册PDF规格书
QL2003-XPF100C规格书详情
[QuickLogic]
PRODUCT SUMMARY
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
产品属性
- 型号:
QL2003-XPF100C
- 功能描述:
Field Programmable Gate Array(FPGA)
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
QUKLOG |
24+ |
NA/ |
82 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
QUICKLOGIC |
TQFP |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
QUICKLOGIC |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
QUICKLOGIC |
24+ |
QFP100 |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
QUICKLOGIC |
25+ |
QFP |
12496 |
QUICKLOGIC原装正品QL2003-XPF100C即刻询购立享优惠#长期有货 |
询价 | ||
QUICKLOGIC |
2450+ |
QFP |
8850 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
QUICKLOG |
10+ |
QFP |
2000 |
原装现货价格有优势量多可发货 |
询价 | ||
QUICKLOG |
25+ |
TQFP144 |
2568 |
原装优势!绝对公司现货 |
询价 | ||
QUICKLOGIC |
23+ |
TQFP/144 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
QUICKLOG |
22+ |
QFP100 |
5000 |
全新原装现货!自家库存! |
询价 |


