型号下载 订购功能描述制造商 上传企业LOGO

6.0SMAJ180A

丝印:PT;Package:DO-214AC;5.0 To 200V 600W Surface Mount Transient Voltage Suppressors (TVS)

Glass passivated chip 600W peak pulse power capability with a 10/1000us waveform Repetitive rate (duty cycle):0.01 Typical IR less than 1μA above 10V Excellent clamping capability Very fast response time High temperature soldering: 260°C/10s at terminals. RoHS compliant Features

文件:3.35089 Mbytes 页数:6 Pages

UNSEMI

优恩半导体

74AUP1G80GM

丝印:pT;Package:SOT886;Low-power D-type flip-flop; positive-edge trigger

1. General description The 74AUP1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt-trigger act

文件:295 Kbytes 页数:20 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP1G80GN

丝印:pT;Package:SOT1115;Low-power D-type flip-flop; positive-edge trigger

1. General description The 74AUP1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt-trigger act

文件:295 Kbytes 页数:20 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP1G80GS

丝印:pT;Package:SOT1202;Low-power D-type flip-flop; positive-edge trigger

1. General description The 74AUP1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt-trigger act

文件:295 Kbytes 页数:20 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP1G80GW

丝印:pT;Package:SOT353-1;Low-power D-type flip-flop; positive-edge trigger

1. General description The 74AUP1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt-trigger act

文件:295 Kbytes 页数:20 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP1G80GX

丝印:pT;Package:SOT1226-3;Low-power D-type flip-flop; positive-edge trigger

1. General description The 74AUP1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt-trigger act

文件:295 Kbytes 页数:20 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP2G80GN

丝印:pT;Package:SOT1116;Low-power dual D-type flip-flop; positive-edge trigger

1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The input pin D must be stable one setup time prior to the LOW-to-HIGH clock transition

文件:279.64 Kbytes 页数:19 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74AUP2G80GS

丝印:pT;Package:SOT1203;Low-power dual D-type flip-flop; positive-edge trigger

1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The input pin D must be stable one setup time prior to the LOW-to-HIGH clock transition

文件:279.64 Kbytes 页数:19 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

AP2138N-2.2TRG1

丝印:PT;Package:SOT-23-3;ULTRA LOW QUIESCENT CURRENT CMOS LDO

Features - Ultra-Low Quiescent Current: 1.0μA Typical - Output Voltages: 1.2V, 1.4V, 1.5V, 1.8V, 2.1V, 2.2V, 2.5V, 2.8V, 3.0V, 3.3V, 3.6V and 4.0V - High Output Voltage Accuracy: ±2 - Output Current: 250mA - Low Dropout Voltage: - 25mV Typical at IOUT = 10mA and VOUT = 3V - 200mV Typical a

文件:780.53 Kbytes 页数:29 Pages

DIODES

美台半导体

BD5257

丝印:PT;Package:SSOP5;Free Delay Time Setting CMOS Voltage Detector IC Series

Description ROHM’s BD52□□G/FVE and BD53□□G/FVE series are highly accurate, low current consumption reset IC series with a built-in delay circuit. The lineup was established with tow output types (Nch open drain and CMOS output) and detection voltages range from 2.3V to 6.0V in increments of 0.1V,

文件:400.42 Kbytes 页数:16 Pages

ROHM

罗姆

详细参数

  • 型号:

    PT

  • 功能描述:

    TVS 二极管 - 瞬态电压抑制器 180Vr 600W 2.1A 5% UniDirectional

  • RoHS:

  • 制造商:

    Vishay Semiconductors

  • 极性:

    Bidirectional

  • 击穿电压:

    58.9 V

  • 钳位电压:

    77.4 V

  • 峰值浪涌电流:

    38.8 A

  • 封装/箱体:

    DO-214AB

  • 最小工作温度:

    - 55 C

  • 最大工作温度:

    + 150 C

供应商型号品牌批号封装库存备注价格
LITTELFUSE/力特
25+
DO-214AA
39940
LITTELFUSE/力特全新特价SMBJ180A即刻询购立享优惠#长期有货
询价
SUNMATE(森美特)
2019+ROHS
DO-214AA(SMB)
66688
森美特高品质产品原装正品免费送样
询价
LITTELFUSE/力特
2019+PB
DO-214AA
1000
原装正品 可含税交易
询价
JJM
2307
SMB
60
原装现货17377264928微信同号
询价
CONCORD
24+
40000
询价
GOOD-ARK
23+
NA
39960
只做进口原装,终端工厂免费送样
询价
COMON
25+23+
SMB
17603
绝对原装正品全新进口深圳现货
询价
VISHAY
23+
SMB
30000
原装正品,假一罚十
询价
BRIGHTKING/君耀
18+
SMD
10000
正品原装,假一倍十
询价
時科
22+
SMB
2000
原装正品现货
询价
更多PT供应商 更新时间2025-8-8 16:15:00