首页>PCA9575PW2>规格书详情
PCA9575PW2中文资料16-bit I2C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt数据手册恩XP规格书
PCA9575PW2规格书详情
描述 Description
The PCA9575 is a CMOS device that provides 16 bits of General Purpose parallel Input/Output (GPIO) expansion in low voltage processor and handheld battery powered mobile applications and was developed to enhance the NXP family of I²C-bus I/O expanders. The improvements include lower supply current, lower operating voltage of 1.1 V to 3.6 V, separate supply rails to allow voltage level translation anywhere between 1.1 V and 3.6 V, 400 kHz clock frequency, and smaller packaging. Any of the 16 I/O ports can be configured as an input or output independent of each other and default on start-up to inputs.
I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum; for example in battery powered mobile applications and clamshell devices for interfacing to sensors, push buttons, keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection of a processor running at one voltage level to I/O devices operating at a different (usually higher) voltage level. PCA9575 has built-in level shifting feature that makes these devices extremely flexible in mixed signal environments where communication between incompatible I/Os is required. The core of PCA9575 can operate at a voltage as low as 1.1 V while each I/O bank can operate in the range 1.1 V to 3.6 V. Bus hold with programmable on-chip pull-up or pull-down feature for I/Os is also provided.
The output stage consists of two banks each of 8-bit configuration registers, input registers, interrupt mask registers, output registers, bus-hold and pull-up/pull-down registers and polarity inversion registers. These registers allow the system master to program and configure 16 GPIOs through the I²C-bus.
The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read registers can be inverted with the Polarity Inversion register (active HIGH or active LOW operation). Either a bus-hold function or pull-up/pull-down feature can be selected by programming corresponding registers. The bus-hold provides a valid logic level when the I/O bus is not actively driven. When bus-hold feature is not selected, the I/O ports can be configured to have pull-up or pull-down by programming the pull-up/pull-down configuration register.
An open-drain interrupt output pin (INT) allows monitoring of the input pins and is asserted each time a change occurs on an input port unless that port is masked (default = masked). A 'GPIO All Call' command allows programming multiple PCA9575s at the same time even if they have different individual I²C-bus addresses. This allows optimal code programming when more than one device needs to be programmed with the same instruction or if all outputs need to be turned on or off at the same time. The internal Power-On Reset (POR) or hardware reset pin (RESET) initializes the two banks of 8 I/Os as inputs, sets the registers to their default values and initializes the device state machine. The I/O banks are held in its default state when the logic supply (VDD) is off.
The PCA9575 is available in 24-pin TSSOP, 28-pin TSSOP and HWQFN24 packages, and is specified over the -40 C to +85 C industrial temperature range.
The 28-pin package provides four address select pins, allowing up to 16 PCA9575 devices to be connected with 16 different addresses on the same I²C-bus.
特性 Features
Separate supply rails for core logic and each of the two I/O banks provides voltage level shifting
1.1 V to 3.6 V operation with level shifting feature
Very low standby current: < 2 μA
16 configurable I/O pins organized as 2 banks that default to inputs at power-up
Outputs: Totem pole: 1 mA source and 3 mA sink
Independently programmable 100 kΩ pull-up or pull-down for each I/O pin
Open-drain active LOW interrupt (INT) output pin allows monitoring of logic level change of pins programmed as inputs
Inputs: Programmable bus hold provides valid logic level when inputs are not actively driven
Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change or to prevent spurious interrupts default to mask at power-up
Polarity Inversion register allows inversion of the polarity of the I/O pins when read
400 kHz I²C-bus serial interface
Compliant with I²C-bus Standard-mode (100 kHz)
Active LOW reset (RESET) input pin resets device to power-up default state
GPIO All Call address allows programming of more than one device at the same time with the same parameters
16 programmable slave addresses using 4 address pins (28-pin TSSOP only)
-40 C to +85 C operation
ESD protection exceeds 6000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: TSSOP28, TSSOP24, HWQFN24
应用 Application
Cell phones
Media players
Multi-voltage environments
Battery operated mobile gadgets
Motherboards
Servers
RAID systems
Industrial control
Medical equipment
PLCs
Gaming machines
Instrumentation and test measurement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
24+ |
SOIC8 |
15524 |
原装正品,现货库存,1小时内发货 |
询价 | ||
恩XP |
23+ |
TSSOP-28 |
5000 |
全新原装假一赔十 |
询价 | ||
恩XP |
24+ |
TSSOP28 |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
恩XP |
2023+ |
TSSOP28 |
6893 |
十五年行业诚信经营,专注全新正品 |
询价 | ||
恩XP |
21+ |
TSOP28 |
10000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
恩XP |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
恩XP |
2511 |
N/A |
6000 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
恩XP |
21+ |
SMD |
5000 |
百域芯优势 实单必成 可开13点增值税 |
询价 | ||
恩XP |
24+ |
TSSOP-28 |
13048 |
原厂可订货,技术支持,直接渠道。可签保供合同 |
询价 | ||
TI |
25+23+ |
TSSOP28 |
50697 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 |