首页>PCA9574HK>规格书详情

PCA9574HK中文资料8-bit I2C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt数据手册恩XP规格书

PDF无图
厂商型号

PCA9574HK

功能描述

8-bit I2C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt

制造商

恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-9-26 11:01:00

人工找货

PCA9574HK价格和库存,欢迎联系客服免费人工找货

PCA9574HK规格书详情

描述 Description

The PCA9574 is a CMOS device that provides 8 bits of General Purpose parallelInput/Output (GPIO) expansion in low voltage processor and handheld battery poweredmobile applications and was developed to enhance the NXP family of I²C-bus I/Oexpanders. The improvements include lower supply current, lower operating voltage of1.1 V to 3.6 V, dual and separate supply rails to allow voltage level translation anywherebetween 1.1 V and 3.6 V, 400 kHz clock frequency, and smaller packaging. Any of theeight I/O ports can be configured as an input or output independent of each other anddefault on start-up to inputs. I/O expanders provide a simple solution when additional I/Osare needed while keeping interconnections to a minimum; for example in battery poweredmobile applications and clamshell devices for interfacing to sensors, push buttons,keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection ofa processor running at one voltage level to I/O devices operating at a different (usuallyhigher) voltage level. PCA9574 has built-in level shifting feature that makes these devicesextremely flexible in mixed signal environments where communication betweenincompatible I/Os is required. The core of PCA9574 can operate at a voltage as low as1.1 V while the I/O bank can operate in the range 1.1 V to 3.6 V. Bus-hold withprogrammable on-chip pull-up or pull-down feature for I/Os is also provided.
The system master can enable the I/Os as either inputs or outputs by writing to the I/Oconfiguration register bits. The data for each input or output is kept in the correspondingInput or Output register. The polarity of the read register can be inverted with the Polarityinversion register (active HIGH or active LOW operation). Either a bus-hold function orpull-up/pull-down feature can be selected by programming corresponding registers. Thebus-hold provides a valid logic level when the I/O bus is not actively driven. Whenbus-hold feature is not selected, the I/O ports can be configured to have pull-up orpull-down by programming the pull-up/pull-down configuration register.
An open-drain interrupt output pin (INT) allows monitoring of the input pins and is assertedeach time a change occurs on an input port unless that port is masked(default = masked). A ‘GPIO All Call’ command allows programming multiple PCA9574sat the same time even if they have different individual I²C-bus addresses. This allowsoptimal code programming when more than one device needs to be programmed with thesame instruction or if all outputs need to be turned on or off at the same time. The internalPower-On Reset (POR) or hardware reset pin (RESET) initializes the eight I/Os as inputs,sets the registers to their default values and initializes the device state machine. The I/Obank is held in its default state when the logic supply (VDD) is off.
One address select pin allows up to two PCA9574 devices to be connected with twodifferent addresses on the same I²C-bus.
The PCA9574 is available in TSSOP16 and HVQFN16 packages and isspecified over the −40 °C to +85 °C industrial temperature range.

特性 Features

400 kHz I²C-bus serial interface
Compliant with I²C-bus Standard-mode (100 kHz)
Separate supply rails for core logic and I/O bank provides voltage level shifting
1.1 V to 3.6 V operation with level shifting feature
Very low standby current: < 1 µA
8 configurable I/O pins that default to inputs at power-up
Outputs: Totem pole: 1 mA source and 3 mA sink
Independently programmable 100 kΩ pull-up or pull-down for each I/O pin
Open-drain active LOW interrupt (INT) output pin allows monitoring of logic level change of pins programmed as inputs
Inputs: Programmable bus hold provides valid logic level when inputs are not actively driven
Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change or to prevent spurious interrupts default to mask at power-up
Polarity inversion register allows inversion of the polarity of the I/O pins when read
Active LOW reset (RESET) input pin resets device to power-up default state
GPIO All Call address allows programming of more than one device at the same time with the same parameters
2 programmable slave addresses using 1 address pin
-40 °C to +85 °C operation
ESD protection exceeds 7000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: TSSOP16 and HVQFN16

应用 Application

Cell phones
Media players
Multi voltage environments
Battery operated mobile gadgets
Motherboards
Servers
RAID systems
Industrial control
Medical equipment
PLCs
Gaming machines
Instrumentation and test measurement

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
原装
1923+
NA
9200
公司原装现货假一罚十特价欢迎来电咨询
询价
ADI
23+
TSSOP16
8000
只做原装现货
询价
恩XP
23+
HXQFN16
50000
全新原装正品现货,支持订货
询价
恩XP
24+
SMD
2500
NXP一级代理商原装进口现货,假一赔十
询价
恩XP
25+23+
NA
25365
绝对原装正品全新进口深圳现货
询价
恩XP
23+
-
9865
原装正品,假一赔十
询价
恩XP
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
询价
恩XP
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
恩XP
两年内
NA
3000
实单价格可谈
询价