首页>MT8941BPR1>规格书详情
MT8941BPR1中文资料ZARLINK数据手册PDF规格书
MT8941BPR1规格书详情
Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
• Provides T1 clock at 1.544 MHz locked to an 8kHz reference clock (frame pulse)
• Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or external 8 kHz reference clock
• Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
•Typical jitter attenuation at: 10 Hz=23 dB,100Hz=43 dB, 5 to 40 kHz ≥ 64 dB
• Jitter-free “FREE-RUN” mode
• Uncommitted two-input NAND gate
• Low power CMOS technology
Applications
• Synchronization and timing control for T1 and CEPT digital trunk transmission links
• ST- BUS clock and frame pulse source
产品属性
- 型号:
MT8941BPR1
- 制造商:
Microsemi Corporation
- 功能描述:
ADVANCED T1/CEPT DIG.TRUNK PLL EOL160209
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MITEL |
23+ |
DIP |
5000 |
原装正品,假一罚十 |
询价 | ||
MITEL |
25+ |
DIP |
58788 |
百分百原装现货 实单必成 欢迎询价 |
询价 | ||
MT |
2016+ |
DIP |
2600 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
MT |
24+ |
CDIP |
9630 |
我们只做原装正品现货!量大价优! |
询价 | ||
ZARLINK |
24+ |
NA/ |
2239 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
MT |
24+ |
DIP |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
MITEL |
18+ |
CDIP |
85600 |
保证进口原装可开17%增值税发票 |
询价 | ||
MT |
2020+ |
DIP |
65 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
MITEL |
1948+ |
PLCC28 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
MITEL |
2447 |
DIP |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 |