MT8941B中文资料MITEL数据手册PDF规格书
MT8941B规格书详情
Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
• Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock (frame pulse)
• Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or
external 8 kHz reference clock
• Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
• Typical jitter attenuation at: 10 Hz=23 dB,100 Hz=43 dB, 5 to 40 kHz≥64 dB
• Jitter-free “FREE-RUN” mode
• Uncommitted two-input NAND gate
• Low power CMOS technology
产品属性
- 型号:
MT8941B
- 制造商:
MITEL
- 制造商全称:
Mitel Networks Corporation
- 功能描述:
CMOS ST-BUS⑩ FAMILY Advanced T1/CEPT Digital Trunk PLL
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MT |
00+ |
PLCC |
1 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ZARLINK |
PLCC28 |
15620 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
MITEL |
22+ |
PLCC |
5000 |
只做原装,假一赔十 |
询价 | ||
MITEL |
1948+ |
PLCC28 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
MT |
24+ |
DIP |
600 |
原装现货假一赔十 |
询价 | ||
MITEL |
23+ |
DIP24 |
90000 |
一定原装正品/香港现货 |
询价 | ||
MITEL |
2016+ |
PLCC-28 |
8880 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
Mitel |
21+ |
PLCC |
12588 |
原装正品,自己库存 |
询价 | ||
MITEL |
23+ |
PLCC-28 |
65480 |
询价 | |||
ZARLINK |
00+ |
PLCC-28 |
11 |
原装现货海量库存欢迎咨询 |
询价 |