MT8941BE中文资料MITEL数据手册PDF规格书
MT8941BE规格书详情
描述 Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
特性 Features
• Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock (frame pulse)
• Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or
external 8 kHz reference clock
• Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
• Typical jitter attenuation at: 10 Hz=23 dB,100 Hz=43 dB, 5 to 40 kHz≥64 dB
• Jitter-free “FREE-RUN” mode
• Uncommitted two-input NAND gate
• Low power CMOS technology
产品属性
- 型号:
MT8941BE
- 制造商:
ZARLINK
- 制造商全称:
Zarlink Semiconductor Inc
- 功能描述:
Advanced T1/CEPT Digital Trunk PLL
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MIT |
25+ |
DIP-24 |
35 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
ZARLINK |
1824+ |
DIP |
2870 |
原装现货专业代理,可以代拷程序 |
询价 | ||
MITEL |
23+ |
DIP24 |
4159 |
全新原装正品现货,支持订货 |
询价 | ||
ZARLINK |
23+ |
DIP |
15000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
MITEL |
25+ |
DIP |
2037 |
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙ |
询价 | ||
MITEL |
23+ |
DIP24 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
MT |
QQ咨询 |
DIP |
895 |
全新原装 研究所指定供货商 |
询价 | ||
24+ |
5000 |
公司存货 |
询价 | ||||
MITEL |
24+ |
DIP24 |
65200 |
一级代理/放心采购 |
询价 | ||
INTEL |
97+ |
DIP-24 |
950 |
肯定现货量多可供 |
询价 |


